Claims
- 1. A semiconductor memory device comprising:an array of two-bit floating gate transistors on a silicon wafer substrate, said array comprising a plurality of isolation openings; each of said two-bit floating gate transistors having polysilicon floating gates between parallel rows of bit-line oxide, wherein a bit-line is between and parallel said parallel rows of bit-line oxide, said bit line comprising a plurality of doped regions disposed beneath said floating gates; each of said two-bit floating gate transistors having an isolation opening of said plurality of isolation openings between said parallel rows of bit-line oxide that divide said floating gates; and a polysilicon control gate overlying said floating gates and a continuous ONO layer disposed therebetween and above said bit-line oxide.
- 2. The memory device of claim 1, further comprising isolation openings centered over rows of bit-line oxide that divide said floating gates.
- 3. The memory device of claim 1 that is part of an electronic device.
- 4. The memory device of claim 1 that is part of a computer.
- 5. The memory device of claim 1 that is part of a flash EEPROM.
- 6. The memory device of claim 1, further comprising a tunnel layer disposed between said silicon wafer and said floating gates.
- 7. The memory device of claim 1, further comprising a silicon dioxide layer disposed between said silicon wafer substrate and said floating gates.
- 8. The memory device of claim 1, wherein said floating gates partially overlay said rows of bit-line oxide.
- 9. A semiconductor memory device comprising:an array of two-bit floating gate transistors on a silicon wafer substrate, said array comprising a plurality of isolation openings; each of said two-bit floating gate transistors having one pair of isolated polysilicon floating gates adjacent parallel rows of bit-line oxide, one said of said floating gates for each bit, wherein a bit-line is between and parallel said parallel rows of bit-line oxide, said bit line comprising a plurality of doped regions disposed beneath said floating gates; each of said two-bit floating gate transistors having an isolation opening of said plurality of isolation openings between said parallel rows of bit-line oxide that divide said floating gates; and a polysilicon control gate overlying said floating gates and a continuous ONO layer disposed therebetween and above said bit-line oxide.
- 10. The memory device of claim 9, further comprising isolation openings centered over rows of bit-line oxide that divide said floating gates.
- 11. The memory device of claim 9, further comprising a silicon dioxide layer disposed between said silicon wafer substrate and said floating gates.
- 12. The memory device of claim 9, wherein said floating gates partially overlay said rows of bit-line oxide.
- 13. A semiconductor memory device comprising:an array of two-bit floating gate transistors on a silicon wafer substrate, said array comprising a plurality of isolation openings; each of said two-bit floating gate transistors having one pair of isolated polysilicon floating gates adjacent parallel rows of bit-line oxide, one said of said floating gates for each bit, wherein a bit-line is between and parallel said parallel rows of bit-line oxide, said bit line comprising a plurality of doped regions disposed beneath said floating gates; a silicon dioxide tunnel layer disposed between said floating gates and said silicon wafer substrate; each of said two-bit floating gate transistors having an isolation opening of said plurality of isolation openings between said parallel rows of bit-line oxide that divide said floating gates; a continuous ONO layer overlying said floating gates and above said bit-line oxide, and a polysilicon control gate overlying said continuous ONO layer.
- 14. The memory device of claim 13, further comprising isolation openings centered over rows of bit-line oxide that divide said floating gates.
- 15. The memory device of claim 13, wherein said floating ally overlay said rows of bit-line oxide.
- 16. The memory device of claim 13 that is part of an device.
- 17. The memory device of claim 13 that is part of a flash EEPROM.
CROSS-REFERENCE TO RELATED APPLICATION
This application claims the benefit under 35 §119(e) of the U.S. provisional application Ser. No. 60/228,712, filed on Aug. 29, 2000.
US Referenced Citations (13)
Foreign Referenced Citations (1)
Number |
Date |
Country |
405347419 |
Dec 1993 |
JP |
Non-Patent Literature Citations (2)
Entry |
U.S. patent application Ser. No. 09/627,565: “Dual Bit Isolation Scheme for Flash Memory Devices Having Polysilicon Floating Gates”; Inventors: Tuan Pham and Angela T. Hui; Filed: Jul. 28, 2000; Attorney Docket No. 9076/474. |
U.S. Provisional patent application Ser. No. 60/228,711: “Process for Making a Dual Bit Memory Device with Isolated Polysilicon Floating Gates”; Inventor: Jusuke Ogura, Kiyoshi Izumi, Masaru Yano, Hideki Komori, Tuam Pham and Angela Hui; Filed: Aug. 29, 2000; Attorney Docket No. 9076/477. |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/228712 |
Aug 2000 |
US |