Claims
- 1. An integrated circuit, comprising:
a semiconductor substrate having a first area and a second area, where the second area is adjacent to the first area; a first transistor gate electrode formed over the substrate in the first area; a second transistor gate electrode formed over the substrate in the second area; a first gate dielectric layer disposed between the first transistor gate electrode and the substrate, where the first gate dielectric layer includes a layer of silicon nitride that is sufficiently thin to permit the oxidation of underlying silicon therethrough; and a second gate dielectric layer disposed between the second transistor gate electrode and the substrate, the second gate dielectric layer having a thickness that is different than the equivalent thickness of the first gate dielectric layer.
- 2. The integrated circuit of claim 1, wherein the second gate dielectric layer comprises silicon oxide.
- 3. The integrated circuit of claim 1, wherein the second gate dielectric layer has a thickness that is greater than the equivalent thickness of the first gate dielectric layer.
- 4. The integrated circuit of claim 1, wherein the first gate dielectric layer further comprises a silicon oxide layer disposed between the silicon nitride layer and the substrate in the first area.
- 5. The integrated circuit of claim 4, wherein the first gate dielectric layer further comprises an oxide layer disposed over the silicon nitride layer.
- 6. The integrated circuit of claim 1, wherein a plurality of memory arrays are formed in the second area of the substrate.
- 7. The integrated circuit of claim 6, wherein a logic control circuit is formed in the first area of the substrate.
- 8. The integrated circuit of claim 7, wherein the first area is formed at the periphery of the second area.
Parent Case Info
[0001] This application is a continuation of prior U.S. patent application Ser. No. 09/879,604, filed on Jun. 12, 2001, which is a divisional of prior U.S. patent application Ser. No. 09/252,314, filed Feb. 18, 1999, entitled METHOD OF FABRICATING A DUAL GATE DIELECTRIC, now U.S. Pat. No. 6,383,861 issued on May 7, 2002.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09252314 |
Feb 1999 |
US |
Child |
09879604 |
Jun 2001 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09879604 |
Jun 2001 |
US |
Child |
10661414 |
Sep 2003 |
US |