Claims
- 1. An integrated circuit, comprising:
a semiconductor substrate having a first area and a second area adjacent the first area; a first transistor gate electrode formed over the substrate in the first area; a second transistor gate electrode formed over the substrate in the second area; a first gate dielectric layer comprising a non-oxide material and having a first equivalent oxide thickness of x, the first gate dielectric positioned between the first transistor gate electrode and the substrate; and a second gate dielectric layer having an equivalent oxide thickness of at least about 1.1×, the second gate dielectric positioned between a second transistor gate electrode and the substrate.
- 2. The integrated circuit of claim 1, wherein the non-oxide material comprises a silicon nitride layer.
- 3. The integrated circuit of claim 2, wherein the first gate dielectric layer further comprises a silicon oxide layer positioned between the silicon nitride layer and the substrate in the first area.
- 4. The integrated circuit of claim 3, wherein the first gate dielectric layer further comprises an oxide layer over the silicon nitride layer.
- 5. The integrated circuit of claim 2, wherein the second gate dielectric layer consists essentially of silicon oxide.
- 6. The integrated circuit of claim 2, wherein the silicon nitride layer has a thickness between about 5 Å and 35 Å.
- 7. The integrated circuit of claim 6, wherein the silicon nitride layer has a thickness between about 15 Å and 25 Å.
- 8. The integrated circuit of claim 1, wherein the second gate dielectric layer has an equivalent oxide thickness between about 1.3× and 1.7×.
- 9. The integrated circuit of claim 8, wherein the second gate dielectric layer has an equivalent oxide thickness between about 1.4× and 1.6×.
- 10. The integrated circuit of claim 1, wherein a plurality of memory arrays are formed in the second area of the substrate.
- 11. The integrated circuit of claim 10, wherein a logic control circuit is formed in the first area of the substrate.
- 12. The integrated circuit of claim 11, wherein the first area is formed at the periphery of the second area.
- 13. The integrated circuit of claim 1, comprising a dynamic random access memory chip.
- 14. The integrated circuit of claim 1, wherein a gate stack including the second transistor gate electrode comprises tungsten metal.
- 15. The integrated circuit of claim 14, wherein the first gate dielectric layer has an equivalent oxide thickness of less than about 60 Å.
- 16. A system comprising a semiconductor substrate having a plurality of first transistors and second transistors, each of the first transistors including a first gate insulator comprising silicon nitride, and each of the second transistors including a second gate insulator consisting essentially of silicon oxide.
- 17. The system of claim 16, wherein the first gate insulator comprises a silicon nitride layer sandwiched between silicon oxide layers.
- 18. The system of claim 16, wherein the second gate insulator has an equivalent oxide thickness between about 1.1 times and 4.0 times an equivalent oxide thickness of the first gate insulator.
- 19. The system of claim 18, wherein the second gate insulator has an equivalent oxide thickness between about 1.3 times and 1.7 times an equivalent oxide thickness of the first gate insulator.
- 20. The system of claim 18, wherein the first transistors are formed within logic circuits of the substrate.
- 21. The system of claim 20, wherein the second transistors are formed within memory arrays of the substrate.
- 22. An integrated memory chip, comprising logic circuits and memory array circuits formed on a semiconductor substrate, the logic circuits comprising a plurality of transistor gate dielectrics of a first construction including a layer of a first material, the memory array circuits comprising a plurality of transistor gate dielectrics of a second construction consisting essentially of a second material, wherein the dielectric constant of the first material is different from the dielectric constant of the second material.
- 23. The integrated circuit of claim 22, wherein the first material is silicon nitride and the second material is silicon oxide.
- 24. The integrated circuit of claim 22, wherein the gate dielectrics of the first construction have an equivalent oxide thickness of less than about 60 Å.
- 25. The integrated circuit of claim 22, wherein the gate dielectrics of the second construction have an equivalent oxide thickness greater than an equivalent oxide thickness of the gate dielectrics of the first construction.
- 26. The integrated circuit of claim 22, wherein the first material is more resistant to operational hot carrier injection than the second material.
- 27. A memory chip having at least one memory array and a logic circuit, the memory array comprising a plurality of array gate electrodes separated from a semiconductor substrate by a gate oxide, the logic circuit comprising a plurality of logic circuit gate electrodes separated from the substrate by a gate dielectric comprising silicon nitride and silicon oxide, wherein the gate oxide has an equivalent oxide thickness greater than an equivalent oxide thickness of the gate dielectric.
- 28. The memory chip of claim 27, wherein the equivalent oxide thickness of the gate oxide is between about 1.3 times and 1.7 times the equivalent oxide thickness of the gate dielectric.
- 29. The memory chip of claim 27, wherein gate dielectric comprises an oxide-nitride-oxide.
- 30. The memory chip of claim 27, wherein the gate dielectric comprises a silicon nitride layer of between about 15 Å and 25 Å.
REFERENCE TO RELATED APPLICATION
[0001] This application is a divisional of prior application Ser. No. 09/252,314, filed Feb. 18, 1999, entitled METHOD OF FABRICATING A DUAL GATE DIELECTRIC.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09252314 |
Feb 1999 |
US |
Child |
09879604 |
Jun 2001 |
US |