Claims
- 1. An integrated circuit, comprising:a semiconductor substrate having a first area and a second area adjacent the first area; a first transistor gate electrode formed over the substrate in the first area; a second transistor gate electrode formed over the substrate in the second area; a first gate dielectric layer comprising a silicon nitride layer and having a first equivalent oxide thickness of x, wherein the silicon nitride layer has a thickness between about 15 Å and 25 Å, the first gate dielectric positioned between the first transistor gate electrode and the substrate; and a second gate dielectric layer having a thickness of at least about 1.1x, the second gate dielectric positioned between the second transistor gate electrode and the substrate.
- 2. An integrated circuit, comprising:a semiconductor substrate having a first area and a second area adjacent the first area; a first transistor gate electrode formed over the substrate in the first area; a second transistor gate electrode formed over the substrate in the second area; a first gate dielectric layer comprising a silicon nitride layer and having a first equivalent oxide thickness of x, wherein the silicon nitride layer has a thickness between about 5 Å and 35 Å, the first gate dielectric positioned between the first transistor gate electrode and the substrate; and a second gate dielectric layer having a thickness between about 1.3x and 1.7x, the second gate dielectric positioned between the second transistor gate electrode and the substrate.
- 3. The integrated circuit of claim 2, wherein the second gate dielectric layer has a thickness between about 1.4x 1.6x.
- 4. An integrated circuit, comprising:a semiconductor substrate having a first area and a second area adjacent the first area; a first transistor gate electrode formed over the substrate in the first area; a second transistor gate electrode formed over the substrate in the second area; a first gate dielectric layer comprising a silicon nitride layer and having a first equivalent oxide thickness of less than about 60 Å, wherein the silicon nitride layer has a thickness between about 5 Å and 35 Å, the first gate dielectric positioned between the first transistor gate electrode and the substrate; and a second gate dielectric layer having a thickness of at least about 1.1x, the second gate dielectric positioned between the second transistor gate electrode and the substrate such that a gate stack including the second transistor gate electrode comprises tungsten metal, and wherein there is no thickening of silicon oxide underneath corners of the second transistor gate electrode.
- 5. An integrated circuit comprising a semiconductor substrate having a plurality of first transistors and second transistors, each of the first transistors including a first gate insulator comprising silicon nitride, where the silicon nitride is between about 5 Å and about 35 Å thick, and each of the second transistors including a second gate insulator consisting essentially of silicon oxide, wherein the second gate insulator has an oxide thickness between about 1.3 times and 1.7 times an equivalent oxide thickness of the first gate insulator.
- 6. The integrated circuit of claim 5, wherein the first gate insulator comprises a silicon nitride layer sandwiched between silicon oxide layers.
- 7. An integrated memory chip, comprising logic circuits and memory array circuits formed on a semiconductor substrate, the logic circuits comprising a plurality of transistor gate dielectrics of a first construction including a layer of a first material, wherein the first material is silicon nitride, where the silicon nitride is from about 5 Å to about 35 Å thick, wherein the gate dielectrics of the first construction have an equivalent oxide thickness of less than about 60 Å, the memory array circuits comprising a plurality of transistor gate dielectrics of a second construction consisting essentially of a second material, wherein the second material is silicon oxide, wherein the dielectric constant of the first material is different from the dielectric constant of the second material.
- 8. The integrated memory chip of claim 7, wherein the first material is more resistant to operational hot carrier injection than the second material.
REFERENCE TO RELATED APPLICATION
This application is a divisional of prior application Ser. No. 09/252,314, filed Feb. 18, 1999, now U.S. Pat. No. 6,383,861, entitled METHOD OF FABRICATING A DUAL GATE DIELECTRIC.
US Referenced Citations (27)
Foreign Referenced Citations (1)
Number |
Date |
Country |
08031958 |
Feb 1996 |
JP |
Non-Patent Literature Citations (2)
Entry |
Sekine et al., “Self-aligned tungsten strapped source/drain and gate technology realizing the lowest sheet resistance for sub-quarter micron CMOS,” International Electron Devices Meeting, Dec. 1994, IEEE, p. 493-496.* |
S. Shimizu, et al., “Impact of Surface Proximity Gettering and Nitrided Oxide Side-Wall Spacer by Nitrogen Implantation on Sub-Quarter Micron CMOS LDD FETs,” IEDM 1995, pp. 859-862. |