Claims
- 1. A dynamic RAM, comprising: a plurality of memory mats comprising a plurality of bit lines; a plurality of word lines; and a plurality of memory cells coupled to said plurality of bit lines and said plurality of word lines, said plurality of memory mats being placed in a direction of said bit line,
each of said plurality of memory cells comprising a MOSFET comprising a capacitor having first and second electrodes; a gate coupled to corresponding one of said plurality of word lines; and a source-drain path, one of which is coupled to corresponding one of said plurality of bit lines and the other of which is coupled to said first electrode of said capacitor; and a sense amplifier array comprising a plurality of latch circuits being provided in areas between said memory mats placed in said bit line direction, respectively, a pair of input/output nodes of which is connected to a pair of bit lines placed separately in said memory mats on both sides of said area, wherein, for a general memory mat other than both end portions in said bit line direction, word lines in any one of said memory mats are activated while, for end memory mats provided on said both end portions in said bit line direction, word lines of said both memory mats are activated together.
- 2. A dynamic RAM according to claim 1, wherein a bit line in said end memory mat is formed by using an area twice as long as a bit line pitch of said bit line of said general memory mat, and its length in the bit line extending direction is shorter than a length of said general memory mat in the bit line extending direction.
- 3. A dynamic RAM according to claim 2, wherein a bit line in said end memory mat is formed by being folded at a distance equal to or more than half of said general memory mat from a connection portion with said latch circuit of said sense amplifier array.
- 4. A dynamic RAM according to claim 2, wherein said end memory mat bit line comprises:
a first bit line pair including two bit lines branching off at intervals twice as long as a bit line pitch from a connection portion with the latch circuit of said sense amplifier array and extending to a half length of the bit line of the general memory mat; and a second bit line pair extending linearly to half the length of the bit line of the general memory mat from the connection portion with the latch circuit of said sense amplifier array and being folded back therefrom so as to being sandwiched by said first bit line pair.
- 5. A dynamic RAM according to claim 4, wherein gates of MOSFETs of two memory cells connected to one bit line are connected to the word line of said end memory mat.
- 6. A dynamic RAM according to any one of claims 1 to 5, comprising a plurality of first complementary input/output lines extended along said sense amplifier array,
said sense amplifier array comprising: a pre-charge circuit which supplies a middle voltage of an operational voltage of said sense amplifier to said complementary bit line pair; and when received Y selected signal in the gate, a pair of switch MOSFETs provided between the bit line pair of said two memory mats and said first complementary input/output lines.
- 7. A dynamic RAM according to claim 6, further comprising second and third complementary input/output lines commonly provided in accordance with said plurality of memory mats;
a first complementary input/output line provided in a sense amplifier array corresponding to one end memory mat being connected to said second complementary input/output line, and a selector switch whereby a first complementary input/output line provided in a sense amplifier array corresponding to the other end memory mat is connected to said second complementary input/output line when a bit line of a general memory mat is selected, and is connected to said third complementary input/output line when a bit line in said end memory mat is selected.
- 8. A dynamic RAM according to any one of claims 1 to 7, wherein word lines are divided into virtually two sets at a center memory mat provided in a center portion among memory mats placed in said bit line extending direction and an operation for selecting a memory cell is performed by combination of half of bit lines in the center memory mat and bit lines in said end memory mat.
- 9. A dynamic RAM according to claim 5, wherein a timing control is performed so that an amplification speed of the sense amplifier gets slower when a word line in said end memory mat is selected.
- 10. A dynamic RAM according to any one of claims 1 to 8, comprising said word line comprising a main word line and a sub-word line divided into several in an extending direction of the main word line; and
a sub-word driver in accordance with said divided sub-word lines, wherein a plurality of said sub-word lines are allocated to said main word line; and said sub-word driver receives a signal of said main word line and a signal of a sub-word select line to select one sub-word line among a plurality of said sub-word select lines.
- 11. A dynamic RAM according to any one of claims 1 to 10, wherein a memory cell provided in said end memory mat is used as a redundant memory cell used for relieving a failed memory cell.
- 12. A dynamic RAM according to claim 11, wherein a preparation operation for the word line selection in a row system selector circuit provided in accordance with said end memory mat is performed in same timing as a preparation operation for the word line selection in a row system selector circuit provided in a general memory mat.
- 13. A dynamic RAM according to claim 10, wherein a memory cell provided in said end memory mat is used as a redundant memory cell used for relieving a failed memory cell, and
a driver circuit of said sub-word select line is formed in a part of area where a sub-word driver is formed and a bit line provided in an end memory mat corresponding to the driver circuit is used as a dummy word line.
- 14. A dynamic RAM, comprising:
a plurality of memory mats comprising a plurality of bit lines; a plurality of word lines; and a plurality of memory cells coupled to said plurality of bit lines and said plurality of word lines, said plurality of memory mats being placed in a direction of said bit line, each of said plurality of memory cells comprising a MOSFET comprising a capacitor having a first and a second electrodes; a gate coupled to corresponding one among said plurality of word lines; and a source-drain path, one of which is coupled to corresponding one among said plurality of bit lines and the other of which is coupled to said first electrode of said capacitor; and a sense amplifier array comprising a plurality of latch circuits being provided in areas between said memory mats placed in said bit line direction, a pair of input/output nodes of which are connected to a pair of bit lines placed separately in both memory mats provided by sandwiching said area, wherein, for a general memory mat other than both end portions in said bit line direction, said word line in either one of said memory mats is activated while for end memory mats provided on said both end portions in said bit line direction, bit lines are used for forming a reference voltage and an area equal to two bit line pitches for the bit lines of said general memory mat is used so that its total length and a number of memory cells to be connected are virtually the same as the bit line of the general memory mat.
- 15. A dynamic RAM according to claim 14, wherein bit lines in said end memory mat are formed by being folded at a distance equal to half of said general memory mat from a connection portion with said latch circuit of said sense amplifier array.
- 16. A dynamic RAM according to claim 15, comprising said end memory mat bit line being constituted by a combination of:
a pair first bit line branching off at intervals twice of a bit line pitch from a connection portion with the latch circuit of said sense amplifier array and extending to a length half of the bit line of the general memory mat; and a second bit line pair extending linearly to the length half of the bit line of the general memory mat from the connection portion with the latch circuit of said sense amplifier array and being folded back therefrom so as to be sandwiched by said first bit line pair.
- 17. A dynamic RAM according to any one of claims 1 to 16, wherein a plurality of memory mats and sense amplifier arrays and a sub-word driver are provided in the bit line direction and in the word line direction in order to constitute one memory array;
at least two of said memory arrays are carried by a semiconductor chip and a column selector circuit for forming a select signal of said bit line is provided adjacent to one end memory mat in a memory array corresponding to an end portion of the semiconductor chip; and a wiring layer same as a wiring layer for transmitting a selector signal of said bit line on the other end memory mat is used as a part of a wiring layer of a peripheral circuit provided in a semiconductor chip center portion sandwiched by said two memory arrays.
- 18. A semiconductor device, comprising:
a first memory mat comprising a plurality of first bit lines extending in a first direction, a plurality of first word lines and a plurality of first memory cells coupled with said plurality of first bit lines and said plurality of first word lines; a second memory mat comprising a plurality of second bit lines extending in said first direction; and a plurality of first sense amplifiers formed in an area between said first memory mat and said second memory mat, wherein each of said plurality of first sense amplifier is coupled to corresponding one bit line among said plurality of first bit lines and corresponding two bit lines among said plurality of second bit line; and a length of said plurality of second bit lines in said first direction is shorter than a length of said plurality of first bit lines in said first direction.
- 19. A semiconductor device according to claim 18, wherein; said first memory mat further comprises a plurality of third bit lines extending in said first direction and a plurality of second memory cells coupled to said plurality of first word lines and said plurality of third bit lines; and
said semiconductor device further comprises a third memory mat comprising a plurality of fourth bit lines extending in said first direction, a plurality of second word line and a plurality of third memory cells coupled to said plurality of fourth bit lines and said plurality of second word lines; a plurality of second sense amplifiers formed between said first memory mat and said third memory mat; and wherein each of said plurality of second sense amplifiers is coupled to corresponding one bit line among said plurality of third bit lines and corresponding one among said plurality of fourth bit lines; and said plurality of first bit lines and said plurality of third bit lines are placed alternately in a direction perpendicular to said first direction.
- 20. A semiconductor device according to claim 19, further comprising:
each of said plurality of first memory cells comprising a first transistor comprising a first capacitor having a pair of electrodes, a gate coupled to corresponding one among said plurality of first word lines, and a source-drain path, one of which is coupled to corresponding one among said plurality of first bit lines and the other of which is coupled to one of said pair of electrodes of said first capacitor; each of said plurality of second memory cells comprising a second transistor comprising a second capacitor having a pair of electrodes, a gate coupled to corresponding one among said plurality of second word lines, and a source-drain path, one of which is coupled to corresponding one among said plurality of second bit lines and the other of which is coupled to one of said pair of electrodes of said second capacitor; and each of said plurality of third memory cells comprising a third transistor comprising a third capacitor having a pair of electrodes, a gate coupled to corresponding one among said plurality of second word lines, and a source-drain path, one of which is coupled to corresponding one among said plurality of fourth bit lines and the other of which is coupled to one of said pair of electrodes of said third capacitor.
- 21. A semiconductor device according to claim 18, wherein the length of said plurality of second bit lines in said first direction is a half of that of said plurality of first bit lines.
- 22. A semiconductor device, comprising:
a first memory mat comprising a plurality of first bit lines extending in a first direction and a plurality of word lines and a plurality of first memory cells coupled to said plurality of first bit lines and said plurality of first word lines; a second memory mat comprising a plurality of second bit lines extending in said first direction, a plurality of second word lines and a plurality of second memory cells coupled to a cross point of said plurality of second bit lines and said plurality of second word lines; and a plurality of first sense amplifiers formed in an area between said first memory mat and said second memory mat; each of said plurality of first sense amplifier being coupled to corresponding one among said plurality of first bit lines and corresponding two among said plurality of second bit lines; each of said plurality of first memory cells comprising a first transistor comprising a first capacitor having a pair of electrodes, a gate coupled to corresponding one among said plurality of first word lines, and a source-drain path, one of which is coupled to corresponding one among said plurality of first bit lines and the other of which is coupled to one of said pair of electrodes of said first capacitor; and each of said plurality of second memory cells comprising a second transistor comprising a second capacitor having a pair of electrodes, a gate coupled to corresponding one among said plurality of second word lines, and a source-drain path, one of which is coupled to corresponding one among said plurality of second bit lines and the other of which is coupled to one of said pair of electrodes of said second capacitor, wherein a length of said plurality of second bit lines in said first direction is shorter than a length of said plurality of first bit lines in said first direction.
- 23. A semiconductor device according to claim 22, said first memory mat further comprising a plurality of third bit lines extending in said first direction and a plurality of third memory cells coupled to said plurality of third word lines and said plurality of first bit lines;
said semiconductor device further comprising a third memory mat comprising a plurality of fourth bit lines extending in said first direction, a plurality of third word lines and a plurality of fourth memory cells coupled to said plurality of fourth bit lines and said plurality of third word lines; and a plurality of second sense amplifiers formed in an area between said first memory mat and said third memory mat; each of said plurality of second sense amplifiers being coupled to corresponding one among said plurality of third bit lines and corresponding one among said plurality of fourth bit lines; each of said plurality of third memory cells comprising a third transistor comprising a third capacitor having a pair of electrodes, a gate coupled to corresponding one among said plurality of first word lines, and a source-drain path, one of which is coupled to corresponding one among said plurality of third bit lines and the other of which is coupled to one of said pair of electrodes of said second capacitor; and each of said plurality of fourth memory cells comprising a fourth transistor comprising a fourth capacitor having a pair of electrodes, a gate coupled to corresponding one among said plurality of third word lines, and a source-drain path, one of which is coupled to corresponding one among said plurality of fourth bit lines and the other of which is coupled to one of said pair of electrodes of said fourth capacitor, wherein said plurality of first bit lines and said plurality of third bit lines are placed alternately in a direction perpendicular to said first direction.
- 24. A semiconductor device according to claim 22, wherein a length of said plurality of second bit lines in said first direction is half of a length of said plurality of first bit lines in said first direction.
Priority Claims (1)
Number |
Date |
Country |
Kind |
11-314225 |
Nov 1999 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a divisional application of Ser. No. 09/705,837, filed on Nov. 6, 2000, the entire disclosure of which is hereby incorporated by reference.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09705837 |
Nov 2000 |
US |
Child |
09805167 |
Mar 2001 |
US |