Claims
- 1. A semiconductor memory comprising:a first memory array having a plurality of first bit lines extending in a first direction; a second memory array having a plurality of second bit lines extending in said first direction; and a plurality of sense amplifiers formed in an area between said first memory array and said second memory array, wherein each of said plurality of sense amplifiers has a pair of input terminals connected to one of said first bit lines and one of said second bit lines, wherein another one of said second bit lines is connected to said one of said second bit lines, and wherein each length of second bit lines is shorter than each length of said first bit lines.
- 2. A semiconductor memory according to claim 1,wherein the lengths of said second bit lines are substantially half of the lengths of said first bit lines.
Priority Claims (1)
Number |
Date |
Country |
Kind |
11-314225 |
Nov 1999 |
JP |
|
Parent Case Info
This is a continuation of application Ser. No. 09/805,167, filed Mar. 14, 2001, now a U.S. Pat. No. 6,373,776; which is a divisional of application Ser. No. 09/705,837, filed Nov. 6, 2000, now a U.S. Pat. No. 6,370,054, the entire disclosures of which are hereby incorporated by reference.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
5646900 |
Tsukude et al. |
Jul 1997 |
A |
5886943 |
Sekiguchi et al. |
Mar 1999 |
A |
6125070 |
Tomishima |
Sep 2000 |
A |
6272066 |
Ooishi |
Aug 2001 |
B1 |
Foreign Referenced Citations (3)
Number |
Date |
Country |
63206991 |
Aug 1988 |
JP |
6413290 |
Jan 1989 |
JP |
541081 |
Feb 1993 |
JP |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/805167 |
Mar 2001 |
US |
Child |
10/084514 |
|
US |