Claims
- 1. An integrated circuit formed on a silicon semiconductor die and comprising:
a heavily doped silicon substrate; an upper layer comprising doped silicon of a first conduction type disposed on said substrate, said upper layer comprising a well region of a second, opposite conduction type adjacent an edge termination zone, said well region and said adjacent edge termination zone both being disposed at an upper surface of said upper layer; and an oxide layer overlying said upper layer and said edge termination zone; wherein said edge termination zone comprises a layer of a material having a higher critical electric field than silicon.
- 2. The integrated circuit of claim 1 wherein said upper layer is an epitaxial layer.
- 3. The integrated circuit of claim 1 wherein said first conduction type is N and said second conduction type is P.
- 4. The integrated circuit of claim 1 wherein said first conduction type is P and said second conduction type is N.
- 5. The integrated circuit of claim 1 wherein said edge termination zone comprises a layer of silicon carbide.
- 6. The integrated circuit of claim 5 wherein said layer of silicon carbide is formed by implantation, activation, and diffusion of carbon into said upper silicon layer.
- 7. The integrated circuit of claim 5 wherein said layer of silicon carbide is formed by deposition.
- 8. The integrated circuit of claim 5 wherein said layer of silicon carbide is formed by heteroepitaxial growth.
- 9. The integrated circuit of claim 1 further comprising a front metal layer overlying and in electrical contact with said well region and a back metal layer disposed on a bottom surface of said substrate.
- 10. The integrated circuit of claim 9 further comprising a field plate in electrical contact with said front metal layer.
- 11. The integrated circuit of claim 1 wherein said edge termination zone has a selected thickness.
- 12. The integrated circuit of claim 11 wherein said edge termination zone is recessed in said upper layer and extends into said upper layer to a depth exceeding the depth of the adjacent well region.
- 13. The integrated circuit of claim 1 further including a field plate.
- 14. The integrated circuit of claim 1 further including field limiting rings.
- 15. The integrated circuit of claim 1 further including variable lateral doping concentration.
- 16. The integrated circuit of claim 1 further including junction termination extension.
- 17. A process for forming an integrated circuit on a silicon die having improved edge termination, said process comprising:
forming an upper layer comprising doped silicon of a first conduction type on a heavily doped silicon substrate; forming an edge termination zone at an upper surface of said upper layer, said edge termination zone comprising a layer of a material having a higher critical electric field than silicon; forming a well region of a second, opposite conduction type in said upper layer adjacent said edge termination zone; and forming an oxide layer over said upper layer and said edge termination zone.
- 18. The process of claim 17 wherein said upper layer is an epitaxial layer.
- 19. The process of claim 17 wherein said first conduction type is N and said second conduction type is P.
- 20. The process of claim 17 wherein said first conduction type is P and said second conduction type is N.
- 21. The process of claim 17 wherein said edge termination zone has a selected thickness.
- 22. The process of claim 17 wherein said edge termination zone comprises a layer of silicon carbide.
- 23. The process of claim 22 wherein said forming said layer of silicon carbide comprises implanting, activating, and diffusing carbon into said upper silicon layer.
- 24. The process of claim 22 wherein said forming said edge termination zone comprises etching said upper surface of said upper layer prior to forming said layer of silicon carbide, thereby providing an edge termination zone recessed in said upper layer.
- 25. The process of claim 24 wherein said edge termination zone recessed in said upper layer extends into said upper layer to a depth exceeding the depth of the adjacent well region.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of U.S. patent application Ser. No. 09/344,868, filed Jun. 28, 1999 (Attorney Docket No. 87552.99R097/SE-1517PD).
Continuations (1)
|
Number |
Date |
Country |
Parent |
09344868 |
Jun 1999 |
US |
Child |
09792345 |
Feb 2001 |
US |