Claims
- 1. A method of testing a plurality of semiconductor devices, each corresponding to a reference device, said method comprising:communicating to said reference device via a communication channel test data generated by a tester; communicating to said tester via said communication channel response data generated by said reference device in response to said test data; monitoring said communication channel; upon detecting communication of test data on said channel, writing said test data to each of said plurality of semiconductor devices; upon detecting communication of response data on said channel, reading corresponding response data from said plurality of semiconductor devices, and comparing said response data from said reference device with said corresponding response data read from said plurality of semiconductor devices.
- 2. The method of claim 1 further comprising communicating results of comparing said response data from said reference device with said corresponding response data read from said plurality of semiconductor devices to said tester over said communication channel.
- 3. The method of claim 1 further comprising communicating results of comparing said response data from said reference device with said corresponding response data read from said plurality of semiconductor devices to said tester over a second communication channel.
- 4. The method of claim 1 further comprising storing results of comparing said response data from said reference device with said corresponding response data read from said plurality of semiconductor devices.
- 5. The method of claim 1 further comprising comparing timing data corresponding to said reference device with timing data corresponding to said semiconductor devices.
Parent Case Info
This is a Continuation application of Ser. No. 09/260,460, filed Mar. 1, 1999 now U.S. Pat. No. 6,452,411.
The subject matter in this application is related to material in two other U.S. patent applications of Roy and Miller, entitled DISTRIBUTED INTERFACE FOR PARALLEL TESTING OF MULTIPLE DEVICES USING A SINGLE TESTER CHANNEL, having Ser. No. 09/260,463 (pending), and PARALLEL TESTING OF INTEGRATED CIRCUIT DEVICES USING CROSS-DUT AND WITHIN-DUT COMPARISONS, having Ser. No. 09/260,459 now U.S. Pat. No. 6,480,978, filed on the same date as this application and expressly incorporated herein by reference.
US Referenced Citations (29)
Foreign Referenced Citations (2)
Number |
Date |
Country |
61099876 |
May 1986 |
JP |
6027195 |
Apr 1994 |
JP |
Non-Patent Literature Citations (1)
Entry |
“N-UP Test Adapter,” IBM Technical Disclosure Bulletin, vol. 39, No. 7 (Jul. 1996), pp. 243-244. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/260460 |
Mar 1999 |
US |
Child |
10/208173 |
|
US |