Electrical conditioning of MEMS device and insulating layer thereof

Information

  • Patent Grant
  • 7547568
  • Patent Number
    7,547,568
  • Date Filed
    Wednesday, February 22, 2006
    18 years ago
  • Date Issued
    Tuesday, June 16, 2009
    15 years ago
Abstract
A method of fabricating a MEMS device includes conditioning of an insulating layer by applying a voltage across the insulating layer via a conductive sacrificial layer for a period of time, prior to removal of the conductive sacrificial layer. This conditioning process may be used to saturate or stabilize charge accumulated within the insulating layer. The resistance across the insulating layer may also be measured to detect possible defects in the insulating layer.
Description
FIELD OF THE INVENTION

Microelectromechanical systems (MEMS) include micro mechanical elements, actuators, and electronics. Micromechanical elements may be created using deposition, etching, and or other micromachining processes that etch away parts of substrates and/or deposited material layers or that add layers to form electrical and electromechanical devices. One type of MEMS device is called an interferometric modulator. As used herein, the term interferometric modulator or interferometric light modulator refers to a device that selectively absorbs and/or reflects light using the principles of optical interference. In certain embodiments, an interferometric modulator may comprise a pair of conductive plates, one or both of which may be transparent and/or reflective in whole or part and capable of relative motion upon application of an appropriate electrical signal. In a particular embodiment, one plate may comprise a stationary layer deposited on a substrate and the other plate may comprise a metallic membrane separated from the stationary layer by an air gap. As described herein in more detail, the position of one plate in relation to another can change the optical interference of light incident on the interferometric modulator. Such devices have a wide range of applications, and it would be beneficial in the art to utilize and/or modify the characteristics of these types of devices so that their features can be exploited in improving existing products and creating new products that have not yet been developed.


SUMMARY OF THE INVENTION

In one embodiment, a method of making a MEMS device is provided, the method including forming a first electrode layer, forming a dielectric layer over the first electrode layer, depositing a layer of sacrificial material over the dielectric layer, where the layer of sacrificial material is conductive, and where the layer of sacrificial material is in electrical communication with the dielectric layer, and applying a voltage to said layer of sacrificial material.


In another embodiment, a method of testing a partially fabricated MEMS device is provided, including applying a voltage between a conductive sacrificial layer and a first electrode layer, where a dielectric layer is located between said sacrificial layer and said first electrode layer, and measuring the resistance across at least the conductive sacrificial layer, the first electrode layer, and any intervening layers.


In another embodiment, a system for conditioning a partially fabricated MEMS device is provided, the system including a substrate, a first electrode layer located over the substrate, a dielectric layer located over the first electrode layer, a conductive sacrificial layer located over the dielectric layer, and a power source in electrical communication with the conductive sacrificial layer.


In another embodiment, a method of fabricating a MEMS device is provided, the method including providing a first electrode layer, providing a dielectric layer located over the first electrode layer, providing a conductive sacrificial layer located over the dielectric layer, providing a second electrode layer located over the conductive sacrificial layer, applying a voltage to the conductive sacrificial layer for a period of time, and etching the conductive sacrificial material to define a cavity.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is an isometric view depicting a portion of one embodiment of an interferometric modulator display in which a movable reflective layer of a first interferometric modulator is in a relaxed position and a movable reflective layer of a second interferometric modulator is in an actuated position.



FIG. 2 is a system block diagram illustrating one embodiment of an electronic device incorporating a 3×3 interferometric modulator display.



FIG. 3 is a diagram of movable mirror position versus applied voltage for one exemplary embodiment of an interferometric modulator of FIG. 1.



FIG. 4 is an illustration of a set of row and column voltages that may be used to drive an interferometric modulator display.



FIGS. 5A and 5B illustrate one exemplary timing diagram for row and column signals that may be used to write a frame of display data to the 3×3 interferometric modulator display of FIG. 2.



FIGS. 6A and 6B are system block diagrams illustrating an embodiment of a visual display device comprising a plurality of interferometric modulators.



FIG. 7A is a cross section of the device of FIG. 1.



FIG. 7B is a cross section of an alternative embodiment of an interferometric modulator.



FIG. 7C is a cross section of another alternative embodiment of an interferometric modulator.



FIG. 7D is a cross section of yet another alternative embodiment of an interferometric modulator.



FIG. 7E is a cross section of an additional alternative embodiment of an interferometric modulator.



FIGS. 8A-8F are cross-sections depicting certain steps in the fabrication of a MEMS device.



FIG. 9A is a cross-section of a MEMS device in an unactuated state. FIG. 9B is a cross-section of the MEMS device during a burn-in process in which the MEMS device is driven to an actuated state.



FIG. 10 is a cross-section of a partially fabricated MEMS device during a burn-in process in which a voltage is applied to a conductive sacrificial layer.



FIG. 11 is a top view of an array of partially fabricated MEMS devices such as the MEMS device of FIG. 10.





DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT

The following detailed description is directed to certain specific embodiments of the invention. However, the invention can be embodied in a multitude of different ways. In this description, reference is made to the drawings wherein like parts are designated with like numerals throughout. As will be apparent from the following description, the embodiments may be implemented in any device that is configured to display an image, whether in motion (e.g., video) or stationary (e.g., still image), and whether textual or pictorial. More particularly, it is contemplated that the embodiments may be implemented in or associated with a variety of electronic devices such as, but not limited to, mobile telephones, wireless devices, personal data assistants (PDAs), hand-held or portable computers, GPS receivers/navigators, cameras, MP3 players, camcorders, game consoles, wrist watches, clocks, calculators, television monitors, flat panel displays, computer monitors, auto displays (e.g., odometer display, etc.), cockpit controls and/or displays, display of camera views (e.g., display of a rear view camera in a vehicle), electronic photographs, electronic billboards or signs, projectors, architectural structures, packaging, and aesthetic structures (e.g., display of images on a piece of jewelry). MEMS devices of similar structure to those described herein can also be used in non-display applications such as in electronic switching devices.


Insulating layers used in MEMS devices such as interferometric modulators are prone to charge accumulation, which may result in a shift in operating voltage and have unexpected effects on performance, particularly soon after fabrication of the MEMS device. Sustained application of voltage across the insulating layer conditions the insulating layer, stabilizing and/or saturating the insulating layer with charge, resulting in more consistent and predictable performance, especially across an array of MEMS devices. While such voltage may be applied by driving the fabricated MEMS device to an actuated state and maintaining a certain voltage for a period of time, methods are described herein to apply the desired voltage via a conductive sacrificial layer when the MEMS device is partially fabricated. The conductive sacrificial layer advantageously makes contact with the dielectric layer, or other underlying layers, even near support structures such as support post, where an actuated reflective layer would not, and certain sacrificial materials are particularly conductive. In addition, because the conductive sacrificial material may comprise a contiguous layer which extends throughout the MEMS array, the application of such voltage is simplified.


One interferometric modulator display embodiment comprising an interferometric MEMS display element is illustrated in FIG. 1. In these devices, the pixels are in either a bright or dark state. In the bright (“on” or “open”) state, the display element reflects a large portion of incident visible light to a user. When in the dark (“off” or “closed”) state, the display element reflects little incident visible light to the user. Depending on the embodiment, the light reflectance properties of the “on” and “off” states may be reversed. MEMS pixels can be configured to reflect predominantly at selected colors, allowing for a color display in addition to black and white.



FIG. 1 is an isometric view depicting two adjacent pixels in a series of pixels of a visual display, wherein each pixel comprises a MEMS interferometric modulator. In some embodiments, an interferometric modulator display comprises a row/column array of these interferometric modulators. Each interferometric modulator includes a pair of reflective layers positioned at a variable and controllable distance from each other to form a resonant optical cavity with at least one variable dimension. In one embodiment, one of the reflective layers may be moved between two positions. In the first position, referred to herein as the relaxed position, the movable reflective layer is positioned at a relatively large distance from a fixed partially reflective layer. In the second position, referred to herein as the actuated position, the movable reflective layer is positioned more closely adjacent to the partially reflective layer. Incident light that reflects from the two layers interferes constructively or destructively depending on the position of the movable reflective layer, producing either an overall reflective or non-reflective state for each pixel.


The depicted portion of the pixel array in FIG. 1 includes two adjacent interferometric modulators 12a and 12b. In the interferometric modulator 12a on the left, a movable reflective layer 14a is illustrated in a relaxed position at a predetermined distance from an optical stack 16a, which includes a partially reflective layer. In the interferometric modulator 12b on the right, the movable reflective layer 14b is illustrated in an actuated position adjacent to the optical stack 16b.


The optical stacks 16a and 16b (collectively referred to as optical stack 16), as referenced herein, typically comprise of several fused layers, which can include an electrode layer, such as indium tin oxide (ITO), a partially reflective layer, such as chromium, and a transparent dielectric. The optical stack 16 is thus electrically conductive, partially transparent and partially reflective, and may be fabricated, for example, by depositing one or more of the above layers onto a transparent substrate 20. The partially reflective layer can be formed from a variety of materials that are partially reflective such as various metals, semiconductors, and dielectrics. The partially reflective layer can be formed of one or more layers of materials, and each of the layers can be formed of a single material or a combination of materials.


In some embodiments, the layers of the optical stack are patterned into parallel strips, and may form row electrodes in a display device as described further below. The movable reflective layers 14a, 14b may be formed as a series of parallel strips of a deposited metal layer or layers (orthogonal to the row electrodes of 16a, 16b) deposited on top of posts 18 and an intervening sacrificial material deposited between the posts 18. When the sacrificial material is etched away, the movable reflective layers 14a, 14b are separated from the optical stacks 16a, 16b by a defined gap 19. A highly conductive and reflective material such as aluminum may be used for the reflective layers 14, and these strips may form column electrodes in a display device.


With no applied voltage, the cavity 19 remains between the movable reflective layer 14a and optical stack 16a, with the movable reflective layer 14a in a mechanically relaxed state, as illustrated by the pixel 12a in FIG. 1. However, when a potential difference is applied to a selected row and column, the capacitor formed at the intersection of the row and column electrodes at the corresponding pixel becomes charged, and electrostatic forces pull the electrodes together. If the voltage is high enough, the movable reflective layer 14 is deformed and is forced against the optical stack 16. A dielectric layer (not illustrated in this Figure) within the optical stack 16 may prevent shorting and control the separation distance between layers 14 and 16, as illustrated by pixel 12b on the right in FIG. 1. The behavior is the same regardless of the polarity of the applied potential difference. In this way, row/column actuation that can control the reflective vs. non-reflective pixel states is analogous in many ways to that used in conventional LCD and other display technologies.



FIGS. 2 through 5B illustrate one exemplary process and system for using an array of interferometric modulators in a display application.



FIG. 2 is a system block diagram illustrating one embodiment of an electronic device that may incorporate aspects of the invention. In the exemplary embodiment, the electronic device includes a processor 21 which may be any general purpose single- or multi-chip microprocessor such as an ARM, Pentium®, Pentium II®, Pentium III®, Pentium IV®, Pentium® Pro, an 8051, a MIPS®, a Power PC®, an ALPHA®, or any special purpose microprocessor such as a digital signal processor, microcontroller, or a programmable gate array. As is conventional in the art, the processor 21 may be configured to execute one or more software modules. In addition to executing an operating system, the processor may be configured to execute one or more software applications, including a web browser, a telephone application, an email program, or any other software application.


In one embodiment, the processor 21 is also configured to communicate with an array driver 22. In one embodiment, the array driver 22 includes a row driver circuit 24 and a column driver circuit 26 that provide signals to a display array or panel 30. The cross section of the array illustrated in FIG. 1 is shown by the lines 1-1 in FIG. 2. For MEMS interferometric modulators, the row/column actuation protocol may take advantage of a hysteresis property of these devices illustrated in FIG. 3. It may require, for example, a 10 volt potential difference to cause a movable layer to deform from the relaxed state to the actuated state. However, when the voltage is reduced from that value, the movable layer maintains its state as the voltage drops back below 10 volts. In the exemplary embodiment of FIG. 3, the movable layer does not relax completely until the voltage drops below 2 volts. There is thus a range of voltage, about 3 to 7 V in the example illustrated in FIG. 3, where there exists a window of applied voltage within which the device is stable in either the relaxed or actuated state. This is referred to herein as the “hysteresis window” or “stability window.” For a display array having the hysteresis characteristics of FIG. 3, the row/column actuation protocol can be designed such that during row strobing, pixels in the strobed row that are to be actuated are exposed to a voltage difference of about 10 volts, and pixels that are to be relaxed are exposed to a voltage difference of close to zero volts. After the strobe, the pixels are exposed to a steady state voltage difference of about 5 volts such that they remain in whatever state the row strobe put them in. After being written, each pixel sees a potential difference within the “stability window” of 3-7 volts in this example. This feature makes the pixel design illustrated in FIG. 1 stable under the same applied voltage conditions in either an actuated or relaxed pre-existing state. Since each pixel of the interferometric modulator, whether in the actuated or relaxed state, is essentially a capacitor formed by the fixed and moving reflective layers, this stable state can be held at a voltage within the hysteresis window with almost no power dissipation. Essentially no current flows into the pixel if the applied potential is fixed.


In typical applications, a display frame may be created by asserting the set of column electrodes in accordance with the desired set of actuated pixels in the first row. A row pulse is then applied to the row 1 electrode, actuating the pixels corresponding to the asserted column lines. The asserted set of column electrodes is then changed to correspond to the desired set of actuated pixels in the second row. A pulse is then applied to the row 2 electrode, actuating the appropriate pixels in row 2 in accordance with the asserted column electrodes. The row 1 pixels are unaffected by the row 2 pulse, and remain in the state they were set to during the row 1 pulse. This may be repeated for the entire series of rows in a sequential fashion to produce the frame. Generally, the frames are refreshed and/or updated with new display data by continually repeating this process at some desired number of frames per second. A wide variety of protocols for driving row and column electrodes of pixel arrays to produce display frames are also well known and may be used in conjunction with the present invention.



FIGS. 4 and 5 illustrate one possible actuation protocol for creating a display frame on the 3×3 array of FIG. 2. FIG. 4 illustrates a possible set of column and row voltage levels that may be used for pixels exhibiting the hysteresis curves of FIG. 3. In the FIG. 4 embodiment, actuating a pixel involves setting the appropriate column to −Vbias, and the appropriate row to +ΔV, which may correspond to −5 volts and +5 volts respectively Relaxing the pixel is accomplished by setting the appropriate column to +Vbias, and the appropriate row to the same +ΔV, producing a zero volt potential difference across the pixel. In those rows where the row voltage is held at zero volts, the pixels are stable in whatever state they were originally in, regardless of whether the column is at +Vbias, or −Vbias. As is also illustrated in FIG. 4, it will be appreciated that voltages of opposite polarity than those described above can be used, e.g., actuating a pixel can involve setting the appropriate column to +Vbias, and the appropriate row to −ΔV. In this embodiment, releasing the pixel is accomplished by setting the appropriate column to −Vbias, and the appropriate row to the same −ΔV, producing a zero volt potential difference across the pixel.



FIG. 5B is a timing diagram showing a series of row and column signals applied to the 3×3 array of FIG. 2 which will result in the display arrangement illustrated in FIG. 5A, where actuated pixels are non-reflective. Prior to writing the frame illustrated in FIG. 5A, the pixels can be in any state, and in this example, all the rows are at 0 volts, and all the columns are at +5 volts. With these applied voltages, all pixels are stable in their existing actuated or relaxed states.


In the FIG. 5A frame, pixels (1,1), (1,2), (2,2), (3,2) and (3,3) are actuated. To accomplish this, during a “line time” for row 1, columns 1 and 2 are set to −5 volts, and column 3 is set to +5 volts. This does not change the state of any pixels, because all the pixels remain in the 3-7 volt stability window. Row 1 is then strobed with a pulse that goes from 0, up to 5 volts, and back to zero. This actuates the (1,1) and (1,2) pixels and relaxes the (1,3) pixel. No other pixels in the array are affected. To set row 2 as desired, column 2 is set to −5 volts, and columns 1 and 3 are set to +5 volts. The same strobe applied to row 2 will then actuate pixel (2,2) and relax pixels (2,1) and (2,3). Again, no other pixels of the array are affected. Row 3 is similarly set by setting columns 2 and 3 to −5 volts, and column 1 to +5 volts. The row 3 strobe sets the row 3 pixels as shown in FIG. 5A. After writing the frame, the row potentials are zero, and the column potentials can remain at either +5 or −5 volts, and the display is then stable in the arrangement of FIG. 5A. It will be appreciated that the same procedure can be employed for arrays of dozens or hundreds of rows and columns. It will also be appreciated that the timing, sequence, and levels of voltages used to perform row and column actuation can be varied widely within the general principles outlined above, and the above example is exemplary only, and any actuation voltage method can be used with the systems and methods described herein.



FIGS. 6A and 6B are system block diagrams illustrating an embodiment of a display device 40. The display device 40 can be, for example, a cellular or mobile telephone. However, the same components of display device 40 or slight variations thereof are also illustrative of various types of display devices such as televisions and portable media players.


The display device 40 includes a housing 41, a display 30, an antenna 43, a speaker 45, an input device 48, and a microphone 46. The housing 41 is generally formed from any of a variety of manufacturing processes as are well known to those of skill in the art, including injection molding, and vacuum forming. In addition, the housing 41 may be made from any of a variety of materials, including but not limited to plastic, metal, glass, rubber, and ceramic, or a combination thereof. In one embodiment the housing 41 includes removable portions (not shown) that may be interchanged with other removable portions of different color, or containing different logos, pictures, or symbols.


The display 30 of exemplary display device 40 may be any of a variety of displays, including a bi-stable display, as described herein. In other embodiments, the display 30 includes a flat-panel display, such as plasma, EL, OLED, STN LCD, or TFT LCD as described above, or a non-flat-panel display, such as a CRT or other tube device, as is well known to those of skill in the art. However, for purposes of describing the present embodiment, the display 30 includes an interferometric modulator display, as described herein.


The components of one embodiment of exemplary display device 40 are schematically illustrated in FIG. 6B. The illustrated exemplary display device 40 includes a housing 41 and can include additional components at least partially enclosed therein. For example, in one embodiment, the exemplary display device 40 includes a network interface 27 that includes an antenna 43 which is coupled to a transceiver 47. The transceiver 47 is connected to a processor 21, which is connected to conditioning hardware 52. The conditioning hardware 52 may be configured to condition a signal (e.g. filter a signal). The conditioning hardware 52 is connected to a speaker 45 and a microphone 46. The processor 21 is also connected to an input device 48 and a driver controller 29. The driver controller 29 is coupled to a frame buffer 28, and to an array driver 22, which in turn is coupled to a display array 30. A power supply 50 provides power to all components as required by the particular exemplary display device 40 design.


The network interface 27 includes the antenna 43 and the transceiver 47 so that the exemplary display device 40 can communicate with one ore more devices over a network. In one embodiment the network interface 27 may also have some processing capabilities to relieve requirements of the processor 21. The antenna 43 is any antenna known to those of skill in the art for transmitting and receiving signals. In one embodiment, the antenna transmits and receives RF signals according to the IEEE 802.11 standard, including IEEE 802.11(a), (b), or (g). In another embodiment, the antenna transmits and receives RF signals according to the BLUETOOTH standard. In the case of a cellular telephone, the antenna is designed to receive CDMA, GSM, AMPS or other known signals that are used to communicate within a wireless cell phone network. The transceiver 47 pre-processes the signals received from the antenna 43 so that they may be received by and further manipulated by the processor 21. The transceiver 47 also processes signals received from the processor 21 so that they may be transmitted from the exemplary display device 40 via the antenna 43.


In an alternative embodiment, the transceiver 47 can be replaced by a receiver. In yet another alternative embodiment, network interface 27 can be replaced by an image source, which can store or generate image data to be sent to the processor 21. For example, the image source can be a memory device such as digital video disc (DVD) or a hard-disc drive that contains image data, or a software module that generates image data.


The processor 21 generally controls the overall operation of the exemplary display device 40. The processor 21 receives data, such as compressed image data from the network interface 27 or an image source, and processes the data into raw image data or into a format that is readily processed into raw image data. The processor 21 then sends the processed data to the driver controller 29 or to the frame buffer 28 for storage. Raw data typically refers to the information that identifies the image characteristics at each location within an image. For example, such image characteristics can include color, saturation, and gray-scale level.


In one embodiment, the processor 21 includes a microcontroller, CPU, or logic unit to control operation of the exemplary display device 40. The conditioning hardware 52 generally includes amplifiers and filters for transmitting signals to the speaker 45, and for receiving signals from the microphone 46. The conditioning hardware 52 may be discrete components within the exemplary display device 40, or may be incorporated within the processor 21 or other components.


The driver controller 29 takes the raw image data generated by the processor 21 either directly from the processor 21 or from the frame buffer 28 and reformats the raw image data appropriately for high speed transmission to the array driver 22. Specifically, the driver controller 29 reformats the raw image data into a data flow having a raster-like format, such that it has a time order suitable for scanning across the display array 30. Then the driver controller 29 sends the formatted information to the array driver 22. Although a driver controller 29, such as a LCD controller, is often associated with the system processor 21 as a stand-alone Integrated Circuit (IC), such controllers may be implemented in many ways. They may be embedded in the processor 21 as hardware, embedded in the processor 21 as software, or fully integrated in hardware with the array driver 22.


Typically, the array driver 22 receives the formatted information from the driver controller 29 and reformats the video data into a parallel set of waveforms that are applied many times per second to the hundreds and sometimes thousands of leads coming from the display's x-y matrix of pixels.


In one embodiment, the driver controller 29, array driver 22, and display array 30 are appropriate for any of the types of displays described herein. For example, in one embodiment, the driver controller 29 is a conventional display controller or a bi-stable display controller (e.g., an interferometric modulator controller). In another embodiment, the array driver 22 is a conventional driver or a bi-stable display driver (e.g., an interferometric modulator display). In one embodiment, the driver controller 29 is integrated with the array driver 22. Such an embodiment is common in highly integrated systems such as cellular phones, watches, and other small area displays. In yet another embodiment, the display array 30 is a typical display array or a bi-stable display array (e.g., a display including an array of interferometric modulators).


The input device 48 allows a user to control the operation of the exemplary display device 40. In one embodiment, the input device 48 includes a keypad, such as a QWERTY keyboard or a telephone keypad, a button, a switch, a touch-sensitive screen, a pressure- or heat-sensitive membrane. In one embodiment, the microphone 46 is an input device for the exemplary display device 40. When the microphone 46 is used to input data to the device, voice commands may be provided by a user for controlling operations of the exemplary display device 40.


The power supply 50 can include a variety of energy storage devices as are well known in the art. For example, in one embodiment, the power supply 50 is a rechargeable battery, such as a nickel-cadmium battery or a lithium ion battery. In another embodiment, the power supply 50 is a renewable energy source, a capacitor, or a solar cell, including a plastic solar cell, and solar-cell paint. In another embodiment, the power supply 50 is configured to receive power from a wall outlet.


In some implementations control programmability resides, as described above, in a driver controller which can be located in several places in the electronic display system. In some cases control programmability resides in the array driver 22. Those of skill in the art will recognize that the above-described optimization may be implemented in any number of hardware and/or software components and in various configurations.


The details of the structure of interferometric modulators that operate in accordance with the principles set forth above may vary widely. For example, FIGS. 7A-7E illustrate five different embodiments of the movable reflective layer 14 and its supporting structures. FIG. 7A is a cross section of the embodiment of FIG. 1, where a strip of metal material 14 is deposited on orthogonally extending supports 18. In FIG. 7B, the moveable reflective layer 14 is attached to supports 18 at the corners only, on tethers 32. In FIG. 7C, the moveable reflective layer 14 is suspended from a deformable layer 34, which may comprise a flexible metal. The deformable layer 34 connects, directly or indirectly, to the substrate 20 around the perimeter of the deformable layer 34. These connections are herein referred to as support structures or posts. The embodiment illustrated in FIG. 7D has support structures 18, that include support post plugs 42 upon which the deformable layer 34 rests. The movable reflective layer 14 remains suspended over the cavity, as in FIGS. 7A-7C, but the deformable layer 34 does not form the support posts by filling holes between the deformable layer 34 and the optical stack 16. Rather, the support posts 18 are formed of a planarization material, which is used to form support post plugs 42. The embodiment illustrated in FIG. 7E is based on the embodiment shown in FIG. 7D, but may also be adapted to work with any of the embodiments illustrated in FIGS. 7A-7C as well as additional embodiments not shown. In the embodiment shown in FIG. 7E, an extra layer of metal or other conductive material has been used to form a bus structure 44. This allows signal routing along the back of the interferometric modulators, eliminating a number of electrodes that may otherwise have had to be formed on the substrate 20.


In embodiments such as those shown in FIG. 7, the interferometric modulators function as direct-view devices, in which images are viewed from the front side of the transparent substrate 20, the side opposite to that upon which the modulator is arranged. In these embodiments, the reflective layer 14 optically shields the portions of the interferometric modulator on the side of the reflective layer opposite the substrate 20, including the deformable layer 34. This allows the shielded areas to be configured and operated upon without negatively affecting the image quality. Such shielding allows the bus structure 44 in FIG. 7E, which provides the ability to separate the optical properties of the modulator from the electromechanical properties of the modulator, such as addressing and the movements that result from that addressing. This separable modulator architecture allows the structural design and materials used for the electromechanical aspects and the optical aspects of the modulator to be selected and to function independently of each other. Moreover, the embodiments shown in FIGS. 7C-7E have additional benefits deriving from the decoupling of the optical properties of the reflective layer 14 from its mechanical properties, which are carried out by the deformable layer 34. This allows the structural design and materials used for the reflective layer 14 to be optimized with respect to the optical properties, and the structural design and materials used for the deformable layer 34 to be optimized with respect to desired mechanical properties.


As discussed above, in many embodiments, the optical stack in an interferometric modulator comprises a dielectric layer located between the electrodes, such as above a fixed electrode, which serves to insulate the fixed electrode from the movable electrode, preventing shorts when the movable electrode is actuated to a position adjacent the optical stack. However, many dielectric materials are prone to problems such as charge accumulation, charge leakage, or shorting through the dielectric layer. The operation of an interferometric modulator element can be affected by any of these problems.


The accumulation of charge within the dielectric layer serves to shift the operating voltage of an interferometric modulator element, since the element is actuated through the accumulation of charge due to the application of a voltage across the two electrodes, resulting in attraction. The presence of preexisting charge within the dielectric layer alters the voltage necessary to accumulate sufficient charge to actuate the movable electrode towards the optical stack. Similarly, the release voltage, at which insufficient charge remains to overcome the mechanical restoring force, can be altered as well by the presence of charge. Both leakage currents and shorting—which is essentially an extreme version of leakage current—will similarly affect the operating voltage of the interferometric modulator element.


In addition to the general effect that accumulated charge or leakage currents may have on the operating voltage of an individual interferometric modulator element, there may be differences in the effect among different interferometric modulator elements. In an array of interferometric modulator elements, the effect of the accumulated charge or leakage currents may vary at different locations. For instance, a larger amount of charge may accumulate in a particular portion of an array, and the operation of that portion of the array may differ from that of the surrounding portions, causing those modulators to not actuate when they are intended to. Charge leakage may also be localized at a particular location, due to, for example, defects in the dielectric layer.


It will be understood that the problems are not unique to interferometric modulators, but may affect any MEMS device in which a movable electrode is driven through a gap towards another electrode, and a dielectric layer is used to separate the two. Other types of MEMS devices which may experience similar problems include, but are not limited to, MEMS switches, MEMS latches, and DLP devices (digital light processing devices, which are reflective MEMS devices) While much of the following disclosure is directed to the fabrication and testing of interferometric modulator elements, it will be understood that the following methods and apparatuses may be adapted for use in the fabrication and testing of other MEMS devices having similar features.


Certain methods for addressing the problem of accumulated charge and for testing for the problem of leakage current involves an electrical conditioning process, also referred to as a “burn-in” process, which may be performed at the end or near the end of the fabrication of a MEMS device such as an interferometric modulator. This conditioning process may also be referred to as an “aging” process. In one embodiment of such a process, the MEMS device is driven to an actuated state and held in the actuated state for a period of time.



FIGS. 8A-8F illustrate an exemplary method of fabricating a MEMS device, which in this case comprises an interferometric modulator. In FIG. 8A, a substrate 20 is provided, and an electrode layer 52 is deposited over the substrate. A partially reflective layer 54 is then deposited over the electrode layer. In one embodiment, the electrode layer 52 is a transparent conductive material, such as indium-tin-oxide (ITO), and the partially reflective layer 54 comprises a material such as chromium (Cr). It will be understood, however, that in the fabrication of other devices, including MEMS switches and alternate structures for interterometric modulation, the partially reflective layer may be located elsewhere or not included, and the electrode layer may be opaque. In another embodiment, the electrode layer itself may be partially reflective.


In FIG. 8B, it can be seen that the electrode layer 52 and the partially reflective layer 54 are patterned and etched, and a dielectric layer 56, alternately referred to as an insulating layer, is deposited over the partially reflective layer, forming an optical stack 16. The patterning and etching of the electrode layer and the partially reflective layer may be done, for instance, to form strip electrodes on the surface of the substrate, separated by gaps 55. The patterning and etching may also be used to remove the electrode and partially reflective surfaces from underneath support structures to be formed and other non-active portions of the display, if desired. In certain embodiments, the dielectric layer 56 may comprise silicon oxide or silicon nitride, but other suitable insulating materials, such as other oxides, may also be used. In other embodiments, dielectric layer 56 may comprise multiple dielectric layers. For instance, dielectric layer 56 may comprise an Al2O3 layer located over an SiO2 layer, and in a further embodiment may comprise an additional SiO2 layer located over the Al2O3 layer.


In FIG. 8C, it can be seen that a sacrificial layer 60 is deposited over the dielectric layer, and may be patterned and etched to form apertures 62 as shown. The height of the sacrificial layer 60 will determine the distance between the fixed and movable electrodes in the finished interferometric modulator. In FIG. 8C, the sacrificial layer 60 is shown as having a constant thickness, but it will be understood that a sacrificial layer having a varying thickness may be used to fabricate, for example, an array of interferometric modulators wherein different modulators reflect different colors, based on the distance between the electrodes. The apertures 62 enable the formation of support structures, such as the support posts 18 of FIG. 1, which may be used to maintain the separation between the fixed and movable electrodes. In certain embodiments, the sacrificial material may comprise molybdenum, amorphous silicon, polysilicon, or any other suitable material. Preferably, the sacrificial material is selectively etchable relative to any adjacent layers or structures, to facilitate later removal of the sacrificial material without significant damage to those layers/structures. As discussed below, the sacrificial material is preferably conductive, as well. If it is desirable to use materials in adjacent structures which do not permit selective etching of the sacrificial material relative to those materials, an etch barrier layer (not shown), may be deposited to protect the adjacent layer/structure from the sacrificial etch.


In FIG. 8D, it can be seen that support structures 64 are formed within the apertures 62, and a reflective layer 66 and a deformable layer 68 are deposited over the sacrificial layer 60 and support structures 64, forming a deformable reflective layer 70. The support structures 64 may be formed in a variety of ways, and may be formed from a variety of suitable materials, including but not limited to photoresist, spin-on glass, silicon oxide, silicon nitride, and aluminum oxide. Support structures having different shapes may also be formed.


In the depicted embodiment, the deformable reflective layer 70 is formed from two distinct layers. In certain embodiments, the reflective layer 66 comprises a material with high reflectivity, such as aluminum. The deformable layer 68 need not be selected for its reflectivity, but may be selected instead on the basis of suitable mechanical properties, and may comprise materials such as nickel. In one alternate embodiment, the deformable reflective layer 70 may be formed from a single layer having suitable reflective and mechanical properties. In another alternate embodiment, a reflective layer may be formed suspended by a connector or tether from a deformable layer, as depicted in the finished interferometric modulators of FIGS. 7C-7E. Fabrication of such modulators may require modification of the above process to deposit an additional layer of sacrificial material to define the gap between the suspended reflective layer and the overlying mechanical layer.


In FIG. 8E, the overlying layers, such as the reflective layer 66 and the deformable layer 68 are patterned and etched to form desired structures. In certain embodiments, the overlying layers may be patterned and etched to form etch holes 72, which facilitate the later etching of the sacrificial material by exposing additional portions of the sacrificial layer 60. The overlying layers may also be patterned and etched to form strip electrodes, which run perpendicular to the fixed strip electrodes formed on the substrate as discussed above. Because the sacrificial material inhibits the movement of the overlying layers, the MEMS device is referred to as “unreleased” at this stage in the fabrication process.


In FIG. 8F, a sacrificial etch is performed to remove the sacrificial layer 60, permitting movement of the overlying electrodes towards the fixed electrodes on the substrate. The MEMS device is therefore referred to as “released.” It can be seen that this process will form a released interferometric modulator similar to the modulator of FIG. 1.


It will be understood that the above process may be modified as necessary if alternate or additional structures are to be formed. For instance, certain steps may be performed in a different order, or may be left out altogether.


In one embodiment, discussed briefly above, a conditioning process may be performed on a released MEMS device, at a stage such as that depicted in FIG. 8F, once the sacrificial layer 60 has been removed. FIG. 9A depicts a MEMS device similar to the interferometric modulator of FIG. 8F, comprising a substrate 20, a first electrode 80 located on the substrate, and a dielectric layer 56 located over the first electrode. In an embodiment in which the MEMS device is an interferometric modulator, these layers may form the optical stack 16 for an interferometric modulator, such as the optical stack 16 of FIG. 1. It will be understood that in such an embodiment, the optical stack 16 may comprise additional layers not shown, such as a partially reflective layer between the first electrode 80 and the dielectric layer 56. Support structures 64 space a second electrode 82 apart from the dielectric layer 56 by an air gap 84. While an interferometric modulator is one example of a MEMS device having such a structure or a similar structure, other MEMS devices, such as switches and latches may also include a movable electrode separated from another electrode by an air gap and a dielectric layer.


In FIG. 9B, a voltage is applied across to the first electrode 80 while the second electrode 82 is grounded, such that the second electrode deflects toward the first electrode 80, bringing a portion of the second electrode 82 into contact with the dielectric layer 56. The voltage is applied via a power source 85. In this embodiment, the applied voltage is then maintained for a period of time. The application of a sustained voltage serves to stabilize the charge accumulated within the dielectric layer 56, and to saturate the dielectric layer 56. While this stabilization and saturation is the result of the internal aging process of the dielectric layer 56, the sustained application of voltage across the dielectric layer 56 serves to accelerate this aging process, resulting in a MEMS device having initial performance which is more consistent than that of an unaged MEMS device.


Generally, MEMS devices such as interferometric modulators are fabricated in large arrays, comprising multiple row and column strip electrodes. This conditioning process may be performed simultaneously on each MEMS device in the array. In one embodiment, this may be done through the use of shorting structures which short each of the row electrodes or each of the column electrodes together, facilitating the application of voltage across each of the MEMS devices in the array. In one embodiment, these shorting structures comprise conductive leads deposited on portions of the substrate which will be scribed off at a later stage in the fabrication process. In another embodiment, the shorting structures comprise an external device utilized to make the desired connections between electrodes. Sustained application of voltage across each of the MEMS devices in the array will age the corresponding portions of the dielectric layer, providing more uniform performance across the array, as discussed above.


However, there are certain drawbacks to this conditioning method. For one, it can be seen in FIG. 9B that not every portion of the dielectric layer 56 comes into contact with the movable electrode 82 when the voltage is applied. Sections 86 of the dielectric layer 56 surrounding the support structure 64 do not come into contact with the movable electrode 82. Those portions 86 of the dielectric layer 56 are thus not aged as effectively as the portions of the dielectric layer 56 in contact with the movable second electrode 82.


In addition, as discussed briefly above, in an array addressable by row and column electrodes, in order to burn-in an individual MEMS element a sufficient voltage must be applied across the corresponding row and column electrodes. The fastest way to burn-in an entire array of MEMS devices, such as interferometric modulators, is to apply the same voltage across, for example each of the column electrodes while grounding the row electrodes, necessitating making a connection with each of these electrodes. This can be accomplished in a variety of ways, one of which is through the use of shorting structures discussed above, but it is desirable to simplify this process.


In an alternate embodiment, discussed with respect to FIG. 10, the burn-in process may advantageously be performed at an earlier stage in the fabrication process. FIG. 10 depicts a partially fabricated MEMS device, similar to the device of FIGS. 9A and 9B. The device comprises a substrate 20, a first electrode 80 located on the substrate, and a dielectric layer 56 located over the first electrode 80. A sacrificial layer 60 is located over the dielectric layer, and a second electrode 82 is located over the sacrificial layer 60, with support structures 64 extending from the underside of the first electrode 80 downward through the sacrificial layer 60. In the illustrated embodiment, an aperture 86 has been formed in the second electrode 82, exposing a portion of the sacrificial layer 60. In other embodiments, however, the aperture 86 may not be formed in the second electrode, and the voltage may be applied to a portion of the sacrificial layer extending beyond the second electrode, as discussed in greater detail below. In this embodiment, the sacrificial layer comprises a conductive material, such as molybdenum.


A voltage is then applied, via power source 85, to the conductive sacrificial layer 60 while the first electrode 80 is grounded. As can be seen, the conductive sacrificial layer 60 is in contact with underlying layers even in the area immediately surrounding the support structures 64, unlike the actuated second electrode 82 of FIG. 9B. The electrical power is thus more effectively applied to the entire dielectric layer 56 apart from the support regions, accelerating the aging process. In addition, in many embodiments, the conductive sacrificial layer 60 is more conductive than the second electrode 82, facilitating the burn-in process, particularly those in which the sacrificial layer 60 comprises molybdenum. In particular, in embodiments in which the MEMS device is an interferometric modulator, the portion of the second electrode 82 which comes into contact with the dielectric layer 56 may comprise a material which is selected for its reflective properties, rather than its conductive properties (e.g., the reflective layer 66 of FIG. 8D), such as chromium (Cr) or aluminum (Al).


The voltage is generally applied for a predetermined time. In one embodiment, the voltage is applied for at least about 5 minutes. In another embodiment, the voltage is applied for at least about 10 minutes. It will be understood that a desirable length of time for application of a voltage will depend on a variety of factors, including the composition and thickness of the various layers in the unreleased MEMS device, the structure of the MEMS device, the voltage applied, and environmental factors. In particular, the aging process is accelerated at higher temperatures.


Advantageously, in certain embodiments, the sacrificial layer 60 is a single continuous layer which extends throughout the entire array of partially fabricated MEMS devices, as will be discussed below with respect to FIG. 11. Thus, application of voltage to a single portion of the conductive sacrificial layer 60 will enable aging of the dielectric layer 56 in each of the MEMS elements in the array. Application of voltage to the sacrificial layer 60, rather than the upper electrodes 82, advantageously eliminates the need for a shorting structure connecting the upper electrodes 82 to each other, as discussed above, simplifying the burn-in process.


In certain embodiments, the second electrode 82 may be patterned and etched to form the aperture 86 which permits application of the voltage directly to the sacrificial layer 60. However, in order to ensure even burn-in of the MEMS devices, it may be desirable to apply the voltage at more than one location on the sacrificial area. In certain embodiments, the sacrificial layer may be patterned prior to the deposition of the second electrode layer, enabling the formation of structures such as contact area 87, which is a portion of the underlying sacrificial layer 60 extending beyond the second electrodes 82. FIG. 11 depicts an overhead view of a simplified version of such an array. As can also be seen in FIG. 11, despite the presence of support structures 64 throughout the array, the sacrificial layer 60 comprises a contiguous layer which extends throughout the MEMS array, such that application of a voltage to the sacrificial layer 60 at a single point or at a small number of points may be effective, simplifying the burn-in process. In further embodiments, multiple contact areas 87 may be formed, enabling the application of voltages at multiple locations. In other embodiments, these contact areas 87 may comprise a variety of shapes, and be formed in a variety of locations, such as a wide contact area connected to the remainder of the sacrificial layer via a thinner lead. In yet other embodiments, the periphery of the sacrificial layer 60 may be left substantially unetched, such that it extends beyond the second electrodes 82 (as can be also seen in FIG. 11), and voltage may be applied at any location outside of the second electrodes 82. In various embodiments, the voltage may be applied via an aperture (not shown) in the overlying layers, such as aperture 86 of FIG. 10.


The first electrode layer 80 is generally covered by the dielectric layer 56 throughout the MEMS array. In order to make an electrical connection with the first electrode layer 80, extensions of the first electrode layer 80 can be patterned and etched to form conductive leads 88 which extend at least partially beyond the array and the dielectric layer, as can be seen in FIG. 11. These conductive leads 88 may comprise or connect to contact points 90, which in certain embodiments may comprise contact pads or conductive bumps. In certain embodiments, these conductive leads may be temporarily shorted together, such as through the use of a shorting structure as discussed above, and then used to communicate with the various strip electrodes in the finished device.


Defects in the dielectric layer of a MEMS device of the type discussed above may result in a leakage current or a short when a voltage is applied between the first and second electrodes to actuate the movable electrode. In addition to the burn-in process, the MEMS device or array may be also be tested at this point in the fabrication process, in order to identify devices in which the dielectric layer is defective or provides insufficient insulation in some way. In some embodiments, this testing comprises measuring the resistance across the MEMS device or array, which may be done either during the burn-in process or in a separate process. While the sacrificial layer and the underlying electrode will contribute some resistance, the resistance measurement will be dominated by the resistance of the dielectric layer. If the measured resistance differs from the expected resistance by a significant amount, the MEMS device or array may be identified as potentially defective. By testing the unreleased MEMS device or array, defects in those portions of the dielectric layer surrounding the support structures may be more easily identified than by testing a released MEMS device or array (e.g., FIGS. 8F and 9A), at which point the movable layer may not come into contact with those portions of the dielectric layer.


In one embodiment, in which an array of unreleased interferometric modulators (e.g. FIGS. 8E and 10) is being aged as discussed above, the expected resistance may be roughly 10 MΩ. In a particular embodiment, if the measured resistance when voltage is applied to the conductive sacrificial layer is less than about 100 kΩ, the array of interferometric modulators is identified as potentially defective. In another embodiment, if the measured resistance is less than about 10 kΩ, the array of interferometric modulators is identified as potentially defective. In another embodiment, if the measured resistance across an unreleased MEMS device is less than the expected resistance by at least about 2 orders of magnitude, the MEMS device is identified as potentially defective.


It will be understood that various combinations of the above embodiments are possible. For instance, in embodiments in which the voltage is applied directly to the sacrificial layer, the voltage may be applied prior to the deposition of one or all of the layers overlying the sacrificial material, eliminating the need to etch any apertures in the overlying layers for the purposes of applying a voltage. In another embodiment, the voltage across the sacrificial layer and the first electrode may be applied in another way, such as by grounding the sacrificial layer and applying the voltage to the strip electrode. Various other combinations of the methods and devices discussed above are contemplated. In addition, it will be understood that the methods of forming and testing MEMS devices discussed above may be utilized in combination with other methods of forming and testing MEMS devices, in order to improve the performance of those MEMS devices.


It will also be recognized that the order of layers and the materials forming those layers in the above embodiments are merely exemplary. Moreover, in some embodiments, other layers, not shown, may be deposited and processed to form portions of a MEMS device or to form other structures on the substrate. In other embodiments, these layers may be formed using alternative deposition, patterning, and etching materials and processes, may be deposited in a different order, or composed of different materials, as would be known to one of skill in the art.


It is also to be recognized that, depending on the embodiment, the acts or events of any methods described herein can be performed in other sequences, may be added, merged, or left out altogether (e.g., not all acts or events are necessary for the practice of the methods), unless the text specifically and clearly states otherwise.


While the above detailed description has shown, described, and pointed out novel features of the invention as applied to various embodiments, it will be understood the various omissions, substitutions, and changes in the form and details of the device of process illustrated may be made by those skilled in the art without departing from the spirit of the invention. As will be recognized, the present invention may be embodied within a form that does not provide all of the features and benefits set forth herein, as some features may be used or practiced separately from others.

Claims
  • 1. A method of making a MEMS device, comprising: forming a first electrode layer;forming a dielectric layer over the first electrode layer;depositing a layer of sacrificial material over the dielectric layer, wherein the layer of sacrificial material is conductive, and wherein the layer of sacrificial material is in electrical communication with the dielectric layer; andapplying a voltage to said layer of sacrificial material.
  • 2. The method of claim 1, additionally comprising forming a second electrode layer over said layer of sacrificial material.
  • 3. The method of claim 2, additionally comprising patterning said second electrode layer to expose at least one portion of the layer of sacrificial material, wherein the voltage is applied to said at least one exposed portion.
  • 4. The method of claim 3, wherein patterning said second electrode layer comprises forming an aperture in said second electrode layer.
  • 5. The method of claim 3, additionally comprising patterning said layer of sacrificial material to form a contact area, wherein the voltage is applied to said contact area.
  • 6. The method of claim 2, additionally comprising forming a partially reflective layer between the first electrode layer and the dielectric layer.
  • 7. The method of claim 2, wherein forming the second electrode layer comprises forming a reflective layer adjacent the layer of sacrificial material.
  • 8. The method of claim 7, wherein forming the second electrode layer comprises forming a deformable layer above the layer of sacrificial material.
  • 9. The method of claim 1, wherein the voltage is applied for a period of time sufficient to stabilize the charge in the dielectric layer.
  • 10. The method of claim 1, wherein the voltage is applied for at least about 5 minutes.
  • 11. The method of claim 1, wherein the voltage is applied for at least about 10 minutes.
  • 12. The method of claim 1, additionally comprising forming at least one conductive lead in electrical communication with the first electrode layer, wherein the voltage is applied to said at least one conductive lead.
  • 13. The method of claim 1, wherein the dielectric layer comprises silicon oxide.
  • 14. The method of claim 1, wherein the dielectric layer comprises silicon nitride.
  • 15. The method of claim 1, wherein the layer of sacrificial material comprises molybdenum.
  • 16. A method of fabricating a MEMS device, comprising: providing a first electrode layer;providing a dielectric layer located over the first electrode layer;providing a conductive sacrificial layer located over the dielectric layer;providing a second electrode layer located over the conductive sacrificial layer;applying a voltage to the conductive sacrificial layer for a period of time; andetching the conductive sacrificial material to define a cavity.
  • 17. The method of claim 16, further comprising providing a partially reflective layer located between the first electrode layer and the dielectric layer, and wherein the second electrode layer comprises a reflective layer.
  • 18. The method of claim 16, wherein the conductive sacrificial layer comprises molybdenum.
  • 19. The method of claim 16, wherein etching the conductive sacrificial comprises a XeF2 etch.
  • 20. The method of claim 16, wherein the dielectric layer comprises at least one of silicon oxide and silicon nitride.
US Referenced Citations (492)
Number Name Date Kind
2534846 Ambrose et al. Dec 1950 A
3439973 Paul et al. Apr 1969 A
3443854 Weiss May 1969 A
3616312 McGriff et al. Oct 1971 A
3653741 Marks Apr 1972 A
3656836 de Cremoux et al. Apr 1972 A
3725868 Malmer, Jr. et al. Apr 1973 A
3813265 Marks May 1974 A
3955880 Lierke May 1976 A
4099854 Decker et al. Jul 1978 A
4196396 Smith Apr 1980 A
4228437 Shelton Oct 1980 A
4377324 Durand et al. Mar 1983 A
4389096 Hori et al. Jun 1983 A
4392711 Moraw et al. Jul 1983 A
4403248 te Velde Sep 1983 A
4441791 Hornbeck Apr 1984 A
4445050 Marks Apr 1984 A
4459182 te Velde Jul 1984 A
4482213 Piliavin et al. Nov 1984 A
4500171 Penz et al. Feb 1985 A
4519676 te Velde May 1985 A
4531126 Sadones Jul 1985 A
4566935 Hornbeck Jan 1986 A
4571603 Hornbeck et al. Feb 1986 A
4596992 Hornbeck Jun 1986 A
4615595 Hornbeck Oct 1986 A
4617608 Blonder et al. Oct 1986 A
4662746 Hornbeck May 1987 A
4663083 Marks May 1987 A
4681403 te Velde et al. Jul 1987 A
4710732 Hornbeck Dec 1987 A
4748366 Taylor May 1988 A
4786128 Birnbach Nov 1988 A
4790635 Apsley Dec 1988 A
4856863 Sampsell et al. Aug 1989 A
4859060 Katagiri et al. Aug 1989 A
4900136 Goldburt et al. Feb 1990 A
4900395 Syverson et al. Feb 1990 A
4937496 Neiger et al. Jun 1990 A
4954789 Sampsell Sep 1990 A
4956619 Hornbeck Sep 1990 A
4965562 Verhulst Oct 1990 A
4982184 Kirkwood Jan 1991 A
5018256 Hornbeck May 1991 A
5022745 Zahowski et al. Jun 1991 A
5028939 Hornbeck et al. Jul 1991 A
5037173 Sampsell et al. Aug 1991 A
5044736 Jaskie et al. Sep 1991 A
5061049 Hornbeck Oct 1991 A
5075796 Schildkraut et al. Dec 1991 A
5078479 Vuilleumier Jan 1992 A
5079544 DeMond et al. Jan 1992 A
5083857 Hornbeck Jan 1992 A
5096279 Hornbeck et al. Mar 1992 A
5099353 Hornbeck Mar 1992 A
5124834 Cusano et al. Jun 1992 A
5136669 Gerdt Aug 1992 A
5142405 Hornbeck Aug 1992 A
5142414 Koehler Aug 1992 A
5153771 Link et al. Oct 1992 A
5162787 Thompson et al. Nov 1992 A
5168406 Nelson Dec 1992 A
5170156 DeMond et al. Dec 1992 A
5172262 Hornbeck Dec 1992 A
5179274 Sampsell Jan 1993 A
5192395 Boysel et al. Mar 1993 A
5192946 Thompson et al. Mar 1993 A
5206629 DeMond et al. Apr 1993 A
5212582 Nelson May 1993 A
5214419 DeMond et al. May 1993 A
5214420 Thompson et al. May 1993 A
5216537 Hornbeck Jun 1993 A
5226099 Mignardi et al. Jul 1993 A
5228013 Bik Jul 1993 A
5231532 Magel et al. Jul 1993 A
5233385 Sampsell Aug 1993 A
5233456 Nelson Aug 1993 A
5233459 Bozler et al. Aug 1993 A
5254980 Hendrix et al. Oct 1993 A
5272473 Thompson et al. Dec 1993 A
5278652 Urbanus et al. Jan 1994 A
5280277 Hornbeck Jan 1994 A
5287096 Thompson et al. Feb 1994 A
5293272 Jannson et al. Mar 1994 A
5296950 Lin et al. Mar 1994 A
5299041 Morin et al. Mar 1994 A
5305640 Boysel et al. Apr 1994 A
5311360 Bloom et al. May 1994 A
5312513 Florence et al. May 1994 A
5323002 Sampsell et al. Jun 1994 A
5324683 Fitch et al. Jun 1994 A
5325116 Sampsell Jun 1994 A
5326430 Cronin et al. Jul 1994 A
5327286 Sampsell et al. Jul 1994 A
5330617 Haond Jul 1994 A
5331454 Hornbeck Jul 1994 A
5339116 Urbanus et al. Aug 1994 A
5345328 Fritz et al. Sep 1994 A
5347377 Revelli, Jr. et al. Sep 1994 A
5355357 Yamamori et al. Oct 1994 A
5358601 Cathey Oct 1994 A
5365283 Doherty et al. Nov 1994 A
5381232 van Wijk Jan 1995 A
5381253 Sharp et al. Jan 1995 A
5401983 Jokerst et al. Mar 1995 A
5411769 Hornbeck May 1995 A
5444566 Gale et al. Aug 1995 A
5446479 Thompson et al. Aug 1995 A
5448314 Heimbuch et al. Sep 1995 A
5452024 Sampsell Sep 1995 A
5454906 Baker et al. Oct 1995 A
5457493 Leddy et al. Oct 1995 A
5457566 Sampsell et al. Oct 1995 A
5459602 Sampsell Oct 1995 A
5459610 Bloom et al. Oct 1995 A
5461411 Florence et al. Oct 1995 A
5474865 Vasudev Dec 1995 A
5489952 Gove et al. Feb 1996 A
5497172 Doherty et al. Mar 1996 A
5497197 Gove et al. Mar 1996 A
5499037 Nakagawa et al. Mar 1996 A
5499062 Urbanus Mar 1996 A
5500635 Mott Mar 1996 A
5500761 Goossen et al. Mar 1996 A
5503952 Suzuki et al. Apr 1996 A
5506597 Thompson et al. Apr 1996 A
5515076 Thompson et al. May 1996 A
5517347 Sampsell May 1996 A
5523803 Urbanus et al. Jun 1996 A
5526051 Gove et al. Jun 1996 A
5526172 Kanack Jun 1996 A
5526327 Cordova, Jr. Jun 1996 A
5526688 Boysel et al. Jun 1996 A
5535047 Hornbeck Jul 1996 A
5548301 Kornher et al. Aug 1996 A
5551293 Boysel et al. Sep 1996 A
5552924 Tregilgas Sep 1996 A
5552925 Worley Sep 1996 A
5559358 Burns et al. Sep 1996 A
5563398 Sampsell Oct 1996 A
5567334 Baker et al. Oct 1996 A
5570135 Gove et al. Oct 1996 A
5579149 Moret et al. Nov 1996 A
5581272 Conner et al. Dec 1996 A
5583688 Hornbeck Dec 1996 A
5589852 Thompson et al. Dec 1996 A
5597736 Sampsell Jan 1997 A
5600383 Hornbeck Feb 1997 A
5602671 Hornbeck Feb 1997 A
5606441 Florence et al. Feb 1997 A
5608468 Gove et al. Mar 1997 A
5610438 Wallace et al. Mar 1997 A
5610624 Bhuva Mar 1997 A
5610625 Sampsell Mar 1997 A
5619059 Li et al. Apr 1997 A
5619365 Rhoades et al. Apr 1997 A
5619366 Rhoads et al. Apr 1997 A
5622814 Miyata et al. Apr 1997 A
5629790 Neukermans et al. May 1997 A
5633652 Kanbe et al. May 1997 A
5636052 Arney et al. Jun 1997 A
5636185 Brewer et al. Jun 1997 A
5638084 Kalt Jun 1997 A
5638946 Zavracky Jun 1997 A
5641391 Hunter et al. Jun 1997 A
5646768 Kaeiyama Jul 1997 A
5647819 Fujita et al. Jul 1997 A
5650834 Nakagawa et al. Jul 1997 A
5650881 Hornbeck Jul 1997 A
5654741 Sampsell et al. Aug 1997 A
5657099 Doherty et al. Aug 1997 A
5659374 Gale, Jr. et al. Aug 1997 A
5665997 Weaver et al. Sep 1997 A
5673139 Johnson Sep 1997 A
5674757 Kim Oct 1997 A
5683591 Offenberg Nov 1997 A
5703710 Brinkman et al. Dec 1997 A
5706022 Hato Jan 1998 A
5710656 Goosen Jan 1998 A
5726480 Pister Mar 1998 A
5739945 Tayebati Apr 1998 A
5745193 Urbanus et al. Apr 1998 A
5745281 Yi et al. Apr 1998 A
5771116 Miller et al. Jun 1998 A
5784190 Worley Jul 1998 A
5784212 Hornbeck Jul 1998 A
5793504 Stoll Aug 1998 A
5808780 McDonald Sep 1998 A
5818095 Sampsell Oct 1998 A
5822110 Dabbaj Oct 1998 A
5822170 Cabuz et al. Oct 1998 A
5824608 Gotoch et al. Oct 1998 A
5825528 Goosen Oct 1998 A
5835255 Miles Nov 1998 A
5838484 Goosen et al. Nov 1998 A
5842088 Thompson Nov 1998 A
5867302 Fleming et al. Feb 1999 A
5896796 Chih Apr 1999 A
5912758 Knipe et al. Jun 1999 A
5943158 Ford et al. Aug 1999 A
5959763 Bozler et al. Sep 1999 A
5967163 Pan et al. Oct 1999 A
5972193 Chou et al. Oct 1999 A
5976902 Shih Nov 1999 A
5986796 Miles Nov 1999 A
6016693 Viani et al. Jan 2000 A
6028690 Carter et al. Feb 2000 A
6031653 Wang Feb 2000 A
6038056 Florence et al. Mar 2000 A
6040937 Miles Mar 2000 A
6049317 Thompson et al. Apr 2000 A
6055090 Miles Apr 2000 A
6057903 Colgan et al. May 2000 A
6061075 Nelson et al. May 2000 A
6099132 Kaeriyama Aug 2000 A
6100872 Aratani et al. Aug 2000 A
6113239 Sampsell et al. Sep 2000 A
6115326 Puma et al. Sep 2000 A
6147790 Meier et al. Nov 2000 A
6158156 Patrick Dec 2000 A
6160833 Floyd et al. Dec 2000 A
6165890 Kohl et al. Dec 2000 A
6166422 Qian et al. Dec 2000 A
6180428 Peeters et al. Jan 2001 B1
6194323 Downey et al. Feb 2001 B1
6195196 Kimura et al. Feb 2001 B1
6201633 Peeters et al. Mar 2001 B1
6204080 Hwang Mar 2001 B1
6215221 Cabuz et al. Apr 2001 B1
6232936 Gove et al. May 2001 B1
6243149 Swanson et al. Jun 2001 B1
6246398 Koo Jun 2001 B1
6249039 Harvey et al. Jun 2001 B1
6282010 Sulzbach et al. Aug 2001 B1
6284560 Jech et al. Sep 2001 B1
6288472 Cabuz et al. Sep 2001 B1
6295154 Laor et al. Sep 2001 B1
6297072 Tilmans et al. Oct 2001 B1
6323982 Hornbeck Nov 2001 B1
6327071 Kimura et al. Dec 2001 B1
6329297 Balish et al. Dec 2001 B1
6335831 Kowarz et al. Jan 2002 B2
6351329 Greywal Feb 2002 B1
6356254 Kimura Mar 2002 B1
6359673 Stephenson Mar 2002 B1
6376787 Martin et al. Apr 2002 B1
6377233 Colgan et al. Apr 2002 B2
6391675 Ehmke et al. May 2002 B1
6392233 Channin et al. May 2002 B1
6392781 Kim et al. May 2002 B1
6407851 Islam et al. Jun 2002 B1
6447126 Hornbeck Sep 2002 B1
6448622 Franke et al. Sep 2002 B1
6452465 Brown et al. Sep 2002 B1
6456420 Goodwin-Johansson Sep 2002 B1
6465355 Horsley Oct 2002 B1
6466354 Gudeman Oct 2002 B1
6466358 Tew Oct 2002 B2
6473274 Maimone et al. Oct 2002 B1
6480177 Doherty et al. Nov 2002 B2
6496122 Sampsell Dec 2002 B2
6513911 Ozaki et al. Feb 2003 B1
6522801 Aksyuk et al. Feb 2003 B1
6531945 Ahn et al. Mar 2003 B1
6537427 Raina et al. Mar 2003 B1
6545335 Chua et al. Apr 2003 B1
6548908 Chua et al. Apr 2003 B2
6549338 Wolverton et al. Apr 2003 B1
6552840 Knipe Apr 2003 B2
6574033 Chui et al. Jun 2003 B1
6577785 Spahn et al. Jun 2003 B1
6589625 Kothari et al. Jul 2003 B1
6600201 Hartwell et al. Jul 2003 B2
6602791 Ouellet et al. Aug 2003 B2
6606175 Sampsell et al. Aug 2003 B1
6608268 Goldsmith Aug 2003 B1
6610440 LaFollette et al. Aug 2003 B1
6618187 Pilossof Sep 2003 B2
6625047 Coleman, Jr. Sep 2003 B2
6630786 Cummings et al. Oct 2003 B2
6632698 Ives Oct 2003 B2
6635919 Melendez et al. Oct 2003 B1
6642913 Kimura et al. Nov 2003 B1
6643069 Dewald Nov 2003 B2
6650455 Miles Nov 2003 B2
6657832 Williams et al. Dec 2003 B2
6666561 Blakley Dec 2003 B1
6674090 Chua et al. Jan 2004 B1
6674562 Miles et al. Jan 2004 B1
6674563 Chui et al. Jan 2004 B2
6680792 Miles Jan 2004 B2
6698372 Miles Mar 2004 B2
6710908 Miles et al. Mar 2004 B2
6713235 Ide et al. Mar 2004 B1
6720267 Chen et al. Apr 2004 B1
6736987 Cho May 2004 B1
6741377 Miles May 2004 B2
6741384 Martin et al. May 2004 B1
6741503 Farris et al. May 2004 B1
6743570 Harnett et al. Jun 2004 B2
6747785 Chen et al. Jun 2004 B2
6747800 Lin Jun 2004 B1
6756317 Sniegowski et al. Jun 2004 B2
6768097 Vikorovitch et al. Jul 2004 B1
6775174 Huffman et al. Aug 2004 B2
6778155 Doherty et al. Aug 2004 B2
6778306 Sniegowski et al. Aug 2004 B2
6782166 Grote et al. Aug 2004 B1
6794119 Miles Sep 2004 B2
6806110 Lester et al. Oct 2004 B2
6811267 Allen et al. Nov 2004 B1
6812482 Fleming et al. Nov 2004 B2
6819469 Koba Nov 2004 B1
6822628 Dunphy et al. Nov 2004 B2
6829132 Martin et al. Dec 2004 B2
6853129 Cummings et al. Feb 2005 B1
6855610 Tung et al. Feb 2005 B2
6859218 Luman et al. Feb 2005 B1
6861277 Monroe et al. Mar 2005 B1
6862022 Slupe Mar 2005 B2
6862029 D'Souza et al. Mar 2005 B1
6867896 Miles Mar 2005 B2
6870581 Li et al. Mar 2005 B2
6870654 Lin et al. Mar 2005 B2
6882458 Lin et al. Apr 2005 B2
6882461 Tsai et al. Apr 2005 B1
6905621 Ho et al. Jun 2005 B2
6912022 Lin et al. Jun 2005 B2
6952303 Lin et al. Oct 2005 B2
6952304 Mushika et al. Oct 2005 B2
6953702 Miller et al. Oct 2005 B2
6958847 Lin Oct 2005 B2
6972891 Patel et al. Dec 2005 B2
6980350 Hung et al. Dec 2005 B2
6982820 Tsai Jan 2006 B2
6995890 Lin Feb 2006 B2
6999225 Lin Feb 2006 B2
6999236 Lin Feb 2006 B2
7008812 Carley Mar 2006 B1
7012726 Miles Mar 2006 B1
7027202 Hunter et al. Apr 2006 B1
7041224 Patel et al. May 2006 B2
7041571 Strane May 2006 B2
7049164 Bruner May 2006 B2
7078293 Lin et al. Jul 2006 B2
7110158 Miles Sep 2006 B2
7119945 Cummings et al. Oct 2006 B2
7123216 Miles Oct 2006 B1
7172915 Lin et al. Feb 2007 B2
7198973 Lin et al. Apr 2007 B2
7221495 Miles et al. May 2007 B2
7256107 Takeuchi et al. Aug 2007 B2
20010003487 Miles Jun 2001 A1
20010026951 Vergani et al. Oct 2001 A1
20010040649 Ozaki Nov 2001 A1
20010040675 True et al. Nov 2001 A1
20020003400 Lee Jan 2002 A1
20020014579 Dunfield Feb 2002 A1
20020015215 Miles Feb 2002 A1
20020021485 Pilossof Feb 2002 A1
20020024711 Miles Feb 2002 A1
20020027636 Yamada Mar 2002 A1
20020036304 Ehmke et al. Mar 2002 A1
20020054424 Miles May 2002 A1
20020055253 Rudhard May 2002 A1
20020071169 Bowers et al. Jun 2002 A1
20020075555 Miles Jun 2002 A1
20020086455 Franosch et al. Jul 2002 A1
20020110948 Huang et al. Aug 2002 A1
20020117728 Brosnihhan et al. Aug 2002 A1
20020126364 Miles Sep 2002 A1
20020135857 Fitzpatrick et al. Sep 2002 A1
20020137072 Mirkin et al. Sep 2002 A1
20020149828 Miles Oct 2002 A1
20020150130 Coldren et al. Oct 2002 A1
20020168136 Atia et al. Nov 2002 A1
20030006468 Ma et al. Jan 2003 A1
20030043157 Miles Mar 2003 A1
20030054588 Patel et al. Mar 2003 A1
20030062186 Boroson et al. Apr 2003 A1
20030072070 Miles Apr 2003 A1
20030090350 Feng et al. May 2003 A1
20030102771 Akiba et al. Jun 2003 A1
20030112096 Potter Jun 2003 A1
20030138213 Jiin et al. Jul 2003 A1
20030152872 Miles Aug 2003 A1
20030201784 Potter Oct 2003 A1
20030202264 Weber et al. Oct 2003 A1
20030202265 Reboa et al. Oct 2003 A1
20030202266 Ring et al. Oct 2003 A1
20030231373 Kowarz et al. Dec 2003 A1
20040010115 Sotzing Jan 2004 A1
20040027636 Miles Feb 2004 A1
20040027701 Ishikawa Feb 2004 A1
20040028849 Stark et al. Feb 2004 A1
20040035821 Doan et al. Feb 2004 A1
20040038513 Kohl et al. Feb 2004 A1
20040051929 Sampsell et al. Mar 2004 A1
20040053434 Bruner Mar 2004 A1
20040058532 Miles et al. Mar 2004 A1
20040061543 Nam et al. Apr 2004 A1
20040063322 Yang Apr 2004 A1
20040080807 Chen et al. Apr 2004 A1
20040080832 Singh Apr 2004 A1
20040087086 Lee May 2004 A1
20040100677 Huibers et al. May 2004 A1
20040109250 Choi et al. Jun 2004 A1
20040124073 Pilans et al. Jul 2004 A1
20040124483 Partridge et al. Jul 2004 A1
20040124495 Chen et al. Jul 2004 A1
20040125281 Lin et al. Jul 2004 A1
20040125282 Lin et al. Jul 2004 A1
20040125536 Arney et al. Jul 2004 A1
20040136076 Tayebati Jul 2004 A1
20040145049 McKinnell et al. Jul 2004 A1
20040145811 Lin et al. Jul 2004 A1
20040147056 McKinnell et al. Jul 2004 A1
20040147198 Lin et al. Jul 2004 A1
20040148009 Buzzard Jul 2004 A1
20040150869 Kasai Aug 2004 A1
20040160143 Shreeve et al. Aug 2004 A1
20040174583 Chen et al. Sep 2004 A1
20040175577 Lin et al. Sep 2004 A1
20040179281 Reboa Sep 2004 A1
20040179445 Park Sep 2004 A1
20040191937 Patel et al. Sep 2004 A1
20040191946 Patel et al. Sep 2004 A1
20040197526 Mehta Oct 2004 A1
20040207897 Lin Oct 2004 A1
20040207898 Lin et al. Oct 2004 A1
20040209192 Lin et al. Oct 2004 A1
20040209195 Lin Oct 2004 A1
20040212026 Van Brocklin et al. Oct 2004 A1
20040217264 Wood et al. Nov 2004 A1
20040217378 Martin et al. Nov 2004 A1
20040217919 Pichl et al. Nov 2004 A1
20040218251 Piehl et al. Nov 2004 A1
20040218334 Martin et al. Nov 2004 A1
20040218341 Martin et al. Nov 2004 A1
20040227493 Van Brocklin et al. Nov 2004 A1
20040240027 Lin et al. Dec 2004 A1
20040240032 Miles Dec 2004 A1
20040240138 Martin et al. Dec 2004 A1
20040245588 Nikkel et al. Dec 2004 A1
20040263944 Miles et al. Dec 2004 A1
20050001828 Martin et al. Jan 2005 A1
20050003667 Lin et al. Jan 2005 A1
20050012577 Pillans et al. Jan 2005 A1
20050014374 Partridge et al. Jan 2005 A1
20050020089 Shi et al. Jan 2005 A1
20050024557 Lin Feb 2005 A1
20050035699 Tsai Feb 2005 A1
20050036095 Yeh et al. Feb 2005 A1
20050036192 Lin et al. Feb 2005 A1
20050038950 Adelmann Feb 2005 A1
20050042117 Lin Feb 2005 A1
20050045276 Patel et al. Mar 2005 A1
20050046922 Lin et al. Mar 2005 A1
20050046948 Lin Mar 2005 A1
20050057442 Way Mar 2005 A1
20050068583 Gutkowski et al. Mar 2005 A1
20050068605 Tsai Mar 2005 A1
20050068606 Tsai Mar 2005 A1
20050069209 Damera-Venkata et al. Mar 2005 A1
20050078348 Lin Apr 2005 A1
20050098840 Fuertsch et al. May 2005 A1
20050118832 Korzenski et al. Jun 2005 A1
20050168849 Lin Aug 2005 A1
20050170670 King et al. Aug 2005 A1
20050195462 Lin Sep 2005 A1
20050195467 Kothari et al. Sep 2005 A1
20050202649 Hung et al. Sep 2005 A1
20050249966 Tung et al. Nov 2005 A1
20060066932 Chui Mar 2006 A1
20060066935 Cummings et al. Mar 2006 A1
20060076311 Tung et al. Apr 2006 A1
20060077502 Tung et al. Apr 2006 A1
20060077526 Yun Apr 2006 A1
20060077529 Chui et al. Apr 2006 A1
20060177950 Lin et al. Aug 2006 A1
20060256420 Miles et al. Nov 2006 A1
20060257070 Lin et al. Nov 2006 A1
20070018761 Yamanaka et al. Jan 2007 A1
20070057600 Fukuda et al. Mar 2007 A1
20070155051 Wang et al. Jul 2007 A1
20070269748 Miles Nov 2007 A1
20080026328 Miles Jan 2008 A1
20080068699 Miles Mar 2008 A1
20080130089 Miles Jun 2008 A1
20080165122 Duthaler et al. Jul 2008 A1
20080226929 Chung et al. Sep 2008 A1
Foreign Referenced Citations (63)
Number Date Country
681 047 Dec 1992 CH
092109265 Nov 2003 CN
199 38 072 Mar 2000 DE
10228946 Jan 2004 DE
0 035 299 Sep 1983 EP
0173808 Mar 1986 EP
0 667 548 Aug 1995 EP
0694801 Jan 1996 EP
0695959 Feb 1996 EP
0 788 005 Aug 1997 EP
0878824 Nov 1998 EP
1197778 Apr 2002 EP
1 209 738 May 2002 EP
1258860 Nov 2002 EP
1 452 481 Sep 2004 EP
49-004993 Jan 1974 JP
405275401 Oct 1993 JP
10500224 Jan 1998 JP
10-148644 Jun 1998 JP
10-267658 Oct 1998 JP
11211999 Aug 1999 JP
11243214 Sep 1999 JP
2000-40831 Feb 2000 JP
2001-085519 Mar 2001 JP
2002-0287047 Mar 2001 JP
2002 062493 Feb 2002 JP
2002-207182 Jul 2002 JP
2002-243937 Aug 2002 JP
2002-270575 Sep 2002 JP
2002-328313 Nov 2002 JP
2002-355800 Dec 2002 JP
2003001598 Jan 2003 JP
2004-102022 Apr 2004 JP
2004-133281 Apr 2004 JP
2004106074 Apr 2004 JP
2004-212656 Jul 2004 JP
2005051007 Feb 2005 JP
2002-9270 Oct 1999 KR
2000-0033006 Jun 2000 KR
WO 9105284 Apr 1991 WO
WO 9210925 Jun 1992 WO
WO9530924 Nov 1995 WO
WO9717628 May 1997 WO
WO9952006 Oct 1999 WO
WO9952006 Oct 1999 WO
WO0114248 Mar 2001 WO
WO 0163657 Aug 2001 WO
WO 0224570 Mar 2002 WO
WO03007049 Jan 2003 WO
WO 03052506 Jun 2003 WO
WO 03069413 Aug 2003 WO
WO03069413 Aug 2003 WO
WO03073151 Sep 2003 WO
WO2004006003 Jan 2004 WO
WO2004026757 Apr 2004 WO
WO 2004055885 Jul 2004 WO
WO 2004079056 Sep 2004 WO
WO 2005019899 Mar 2005 WO
WO 2005061378 Jul 2005 WO
WO 2005085932 Sep 2005 WO
WO 2006036385 Apr 2006 WO
WO 2006036437 Apr 2006 WO
WO 2006036542 Apr 2006 WO
Related Publications (1)
Number Date Country
20070196944 A1 Aug 2007 US