Claims
- 1. A method of making a semiconductor device comprising the steps of: forming a plurality of insulated gate field effect transistor cells in a face of semiconductor body, each of the transistor cells having an MNOS transistor and an MOS transistor, including for each transistor forming a source-drain path and a gate, the transistor cells being formed in a regular pattern to provide a memory array with the source-drain paths of the MNOS transistor and the MOS transistor being connected in series in each cell in the array; applying address lines to said face and programming lines to said face intersecting each cell in the array for programming the array of memory cells by applying voltage to the gates of both transistors in selected cells and reading the array by applying voltage to the gate of only the MOS transistor in a selected cell.
- 2. A method according to claim 1 including the step of forming the source-drain paths of the MNOS transistor and MOS transistor in each cell between heavily-doped semiconductor regions which define the ground and output lines for the array.
- 3. A method according to claim 2 including the step of forming said ground and output lines beneath field oxide.
- 4. A method according to claim 2 including the steps of forming the gate of the MNOS transistor of first level polysilicon and forming the gate of the MOS transistor of second level polysilicon.
- 5. A method according to claim 2 including the steps of forming the gates of the MNOS transistors as parts of a column address lines and forming the gates of the MOS transistors as parts of row address lines.
Parent Case Info
This is a division of application Ser. No. 049,526, filed June 18, 1979.
US Referenced Citations (6)
Divisions (1)
|
Number |
Date |
Country |
Parent |
49526 |
Jun 1979 |
|