Claims
- 1. An electrically erasable programmable read only memory (EEPROM) comprising:
an integrated circuit substrate; a gate insulating layer and a tunnel insulating layer that is thinner than the gate insulating layer, on the integrated circuit substrate; a sense transistor gate on the tunnel insulating layer and on the gate insulating layer, the sense transistor gate comprising a floating gate on the tunnel insulating layer and on the gate insulating layer, a first interlevel insulating layer on the floating gate opposite the tunnel insulating layer and the gate insulating layer, and a sense gate on the first interlevel insulating layer opposite the floating gate; a select transistor gate on the gate insulating layer and spaced apart from the sense transistor gate, the select transistor gate comprising a first select gate on the gate insulating layer that is spaced apart from the sense transistor gate, a second interlevel insulating layer on the first select gate opposite the gate insulating layer, and a second select gate on the second interlevel insulating layer opposite the first select gate that is spaced apart from the sense gate; a first doped region in the integrated circuit substrate beneath the tunnel insulating layer and extending in the integrated substrate to beneath the select transistor gate, the first doped region having:
a first portion that extends from beneath the tunnel insulating layer to outside the sense transistor gate and extends to a first depth in the integrated circuit substrate; and a second portion that extends from the first portion to beneath the select transistor gate and extends to a second depth in the integrated circuit substrate, the first depth being deeper in the integrated circuit substrate than the second depth; a second doped region in the integrated circuit substrate beneath the sense transistor gate and spaced apart from the first doped region; and a third doped region in the integrated circuit substrate beneath the select transistor gate and spaced apart from the first doped region.
- 2. The EEPROM of claim 1, wherein the second portion is lightly doped relative to the first portion.
- 3. The EEPROM of claim 1, wherein the second doped region comprises:
a third portion outside the sense transistor gate and extending to a third depth in the integrated circuit substrate; and a fourth portion extending from the third portion to beneath the sense transistor gate, extending to a fourth depth in the integrated circuit substrate, deeper than the third depth, and being lightly doped relative to the third portion.
- 4. The EEPROM of claim 1, wherein the third doped region comprises:
a fifth portion outside the sense transistor gate and extending to a fifth depth in the integrated circuit substrate; and a sixth portion extending from the sixth portion to beneath the select transistor gate, extending to a sixth depth in the integrated circuit substrate, deeper than the fifth depth, and being lightly doped relative to the fifth portion.
- 5. An EEPROM according to claim 1 wherein the floating gate and the first select gate comprise respective first and second portions of a first layer and wherein the sense gate and the second select gate comprise respective first and second portions of a second layer.
- 6. An EEPROM according to claim 5 wherein the first and second layers are first and second layers that comprise polysilicon.
- 7. An EEPROM according to claim 5 wherein the first and second interlevel insulating layers are first and second portions of a third layer.
- 8. An EEPROM according to claim 6 wherein the third layer comprises oxide.
- 9. An electrically erasable programmable read only memory (EEPROM) comprising:
an integrated circuit substrate; a gate insulating layer and a tunnel insulating layer that is thinner than the gate insulating layer, on the integrated circuit substrate; a sense tansistor gate on the tunnel insulating layer and on the gate insulating layer, the sense transistor gate comprising a floating gate on the tunnel insulating layer and on the gate insulating layer, a first interlevel insulating layer on the floating gate opposite the tunnel insulating layer and the gate insulating layer, and a sense gate on the first interlevel insulating layer opposite the floating gate; a select transistor gate on the gate insulating layer and spaced apart from the sense transistor gate, the select transistor gate comprising a first select gate on the gate insulating layer that is spaced apart from the sense transistor gate, a second interlevel insulating layer on the first select gate opposite the gate insulating layer, and a second select gate on the second interlevel insulating layer opposite the first select gate that is spaced apart from the sense gate; a first doped region in the integrated circuit substrate that extends from beneath the tunnel insulating layer to outside the sense transistor gate and extends to a first depth in the integrated circuit substrate; a second doped region in the integrated circuit substrate that extends from the first doped region to beneath the select transistor gate and extends to a second depth in the integrated circuit substrate, the first depth being deeper in the integrated circuit substrate than the second depth; a third doped region in the integrated circuit substrate that is outside the sense transistor gate and extends to a third depth in the integrated circuit substrate; a fourth doped region in the integrated circuit substrate that extends from the third doped region to beneath the sense transistor gate, extends to a fourth depth in the integrated circuit substrate, deeper then the third depth, and is lightly doped relative to the third doped region; a fifth doped region in the integrated circuit substrate that is outside the sense transistor gate and extends to a fifth depth in the integrated circuit substrate; and a sixth doped region that extends from the fifth doped region to beneath the select transistor gate, extending to a sixth depth in the integrated circuit substrate, deeper than the fifth depth, and is lightly doped relative to the fifth doped region.
- 10. The EEPROM of claim 9, wherein the second doped region is lightly doped relative to the first doped region.
- 11. An electrically erasable programmable read only memory (EEPROM) comprising:
an integrated circuit substrate; a gate insulating layer and a tunnel insulating layer that is thinner than the gate insulating layer, on the integrated circuit substrate; a sense transistor gate on the tunnel insulating layer and on the gate insulating layer, the sense transistor gate comprising a floating gate on the tunnel insulating layer and on the gate insulating layer, a first interlevel insulating layer on the floating gate opposite the tunnel insulating layer and the gate insulating layer, and a sense gate on the first interlevel insulating layer opposite the floating gate; a select transistor gate on the gate insulating layer and spaced apart from the sense transistor gate, the select transistor gate comprising a first select gate on the gate insulating layer that is spaced apart from the sense transistor gate, a second interlevel insulating layer on the first select gate opposite the gate insulating layer, and a second select gate on the second interlevel insulating layer opposite the first select gate that is spaced apart from the sense gate; a first doped region in the integrated circuit substrate beneath the tunnel insulating layer and extending in the integrated substrate to beneath the select transistor gate, the first doped region a first portion that extends from beneath the tunnel insulating layer to outside the sense transistor gate and a second portion that extends from the first portion to beneath the select transistor gate, the first portion being thicker than the second portion; a second doped region in the integrated circuit substrate beneath the sense transistor gate and spaced apart from the first doped region; and a third doped region in the integrated circuit substrate beneath the select transistor gate and spaced apart from the first doped region.
- 12. The EEPROM of claim 11, wherein the second portion is lightly doped relative to the first portion.
- 13. The EEPROM of claim 11, wherein the second doped region comprises:
a third portion outside the sense transistor gate and extending to a third depth in the integrated circuit substrate; and a fourth portion extending from the third portion to beneath the sense transistor gate, extending to a fourth depth in the integrated circuit substrate, deeper than the third depth, and being lightly doped relative to the third portion.
- 14. The EEPROM of claim 11, wherein the third doped region comprises:
a fifth portion outside the sense transistor gate and extending to a fifth depth in the integrated circuit substrate; and a sixth portion extending from the sixth portion to beneath the select transistor gate, extending to a sixth depth in the integrated circuit substrate, deeper than the fifth depth, and being lightly doped relative to the fifth portion.
- 15. An EEPROM according to claim 11 wherein the floating gate and the first select gate comprise respective first and second portions of a first layer and wherein the sense gate and the second select gate comprise respective first and second portions of a second layer.
- 16. An EEPROM according to claim 15 wherein the first and second layers are first and second layers that comprise polysilicon.
- 17. An EEPROM according to claim 15 wherein the first and second interlevel insulating layers are first and second portions of a third layer.
- 18. An EEPROM according to claim 6 wherein the third layer comprises oxide.
Priority Claims (1)
Number |
Date |
Country |
Kind |
98-57517 |
Dec 1998 |
KR |
|
RELATED APPLICATIONS
[0001] This application is related to and claims priority from Korean Application No. 1998-57517, filed Dec. 23, 1998, the disclosure of which is hereby incorporated herein by reference as if set forth in its entirety, and is a continuation-in-part of U.S. patent application Ser. No. 09/426,734 filed Oct. 26, 1999 and of U.S. Divisional application Ser. No. 10/259,090 filed Sep. 27, 2002, the disclosures of which are hereby incorporated herein by reference as if set forth in their entirety.
Divisions (1)
|
Number |
Date |
Country |
Parent |
10259090 |
Sep 2002 |
US |
Child |
10319972 |
Dec 2002 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09426734 |
Oct 1999 |
US |
Child |
10319972 |
Dec 2002 |
US |