Claims
- 1. An electrically programmable antifuse element disposed on a semiconductor substrate in an integrated circuit comprising:
- an insulating layer covering active circuit elements on said integrated circuit;
- a first metal electrode;
- a first antifuse material layer formed of a dielectric film disposed on said first electrode;
- a second antifuse material layer disposed on said first antifuse material layer;
- an inter-layer dielectric layer disposed on said second antifuse material layer, said inter-layer dielectric layer including an antifuse via disposed therein and extending completely therethrough;
- a third antifuse material layer formed of a formed of a dielectric film disposed on said second antifuse material layer in said antifuse via; and
- a second metal electrode disposed on said third antifuse material layer.
- 2. An electrically programmable antifuse element disposed on a semiconductor substrate in an integrated circuit comprising:
- an insulating layer covering active circuit elements on said integrated circuit;
- a first metal electrode;
- a first antifuse material layer formed of a generic silicon nitride of the formula Si.sub.x N.sub.y :H disposed on said first electrode;
- a second antifuse material layer disposed on said first antifuse material layer;
- an inter-layer dielectric layer disposed on said second antifuse material layer, said inter-layer dielectric layer including an antifuse via disposed therein and extending completely therethrough;
- a third antifuse material layer formed of a generic silicon nitride of the formula Si.sub.x N.sub.Y :H disposed on said second antifuse material layer in said antifuse via; and
- a second metal electrode disposed on said third antifuse material layer.
- 3. The electrically programmable antifuse element of claim 2 wherein said first and third antifuse material layers have a thickness in the range of from 25 to about 300 angstroms.
- 4. The electrically programmable antifuse element of claim 2 wherein the hydrogen content of said first and third antifuse material layers is between about 5% and about 40%.
- 5. The electrically programmable antifuse element of claim 2 wherein the hydrogen content of said first and third antifuse material layers is about 10%.
- 6. The electrically programmable antifuse element of claim 2 wherein x=3 and y=4.
- 7. The electrically programmable antifuse element of claim 2 wherein x is a real number between 1 and 3, and y is a real number between 0 and 4.
- 8. An electrically programmable antifuse element disposed on a semiconductor substrate in an integrated circuit comprising:
- an insulating layer covering active circuit elements on said integrated circuit;
- a first metal electrode;
- a first antifuse material layer formed of a silicon nitride of the formula Si.sub.3 N.sub.4 disposed on said first electrode;
- a second antifuse material layer disposed on said first antifuse material layer;
- an inter-layer dielectric layer disposed on said second antifuse material layer, said inter-layer dielectric layer including an antifuse via disposed therein and extending completely therethrough;
- a third antifuse material layer formed of a silicon nitride of the formula Si.sub.3 N.sub.4 disposed on said second antifuse material layer in said antifuse via; and
- a second metal electrode disposed on said third antifuse material layer.
- 9. An electrically programmable antifuse element disposed on a semiconductor substrate in an integrated circuit comprising:
- an insulating layer covering active circuit elements on said integrated circuit;
- a first metal electrode;
- a first antifuse material layer formed of a generic silicon nitride of the formula Si.sub.x N.sub.y :F disposed on said first electrode;
- a second antifuse material layer disposed on said first antifuse material layer;
- an inter-layer dielectric layer disposed on said second antifuse material layer, said inter-layer dielectric layer including an antifuse via disposed therein and extending completely therethrough;
- a antifuse material layer formed of generic silicon nitride of the formula Si.sub.x N.sub.y :F disposed on said second antifuse material layer in said antifuse via; and
- a second metal electrode disposed on said third antifuse material layer.
- 10. An electrically programmable antifuse element disposed on a semiconductor substrate in an integrated circuit comprising:
- an insulating layer covering active circuit elements on said integrated circuit;
- a first metal electrode;
- a first titanium layer disposed on said first metal electrode;
- first antifuse material layer formed of a dielectric film disposed on said first electrode;
- a second antifuse material layer disposed on said first antifuse material layer;
- an inter-layer dielectric layer disposed on said second antifuse material layer, said inter-layer dielectric layer including an antifuse via disposed therein and extending completely therethrough;
- third antifuse material layer formed of dielectric film disposed on said second antifuse material layer in said antifuse via;
- second titanium layer disposed on said third antifuse material layer; and
- a second metal electrode disposed on said second titanium layer.
- 11. An electrically programmable antifuse element disposed on a semiconductor substrate in an integrated circuit comprising:
- an insulating layer covering active circuit elements on said integrated circuit;
- a first metal electrode;
- a first titanium layer disposed on said first metal electrode;
- a first antifuse material layer formed of a generic silicon nitride of the formula Si.sub.x N.sub.y :H disposed on said first electrode;
- a second antifuse material layer disposed on said first antifuse material layer;
- an inter-layer dielectric layer disposed on said second antifuse material layer, said inter-layer dielectric layer including an antifuse via disposed therein and extending completely therethrough;
- a third antifuse material layer formed of a generic silicon nitride of the formula Si.sub.x N.sub.y :H disposed on said second antifuse material layer in said antifuse via;
- second titanium layer disposed on said third antifuse material layer; and
- a second metal electrode disposed on said second titanium layer.
- 12. The electrically programmable antifuse element of claim 11 wherein said first and third antifuse material layers have a thickness in the range of from about 25 to about 300 angstroms.
- 13. The electrically programmable antifuse element of claim 11 wherein the hydrogen content of said first and third antifuse material layers is between about 5% and abount 40%.
- 14. The electrically programmable antifuse element of claim 11 wherein the hydrogen content of said first and third antifuse material layers is about 10%.
- 15. The electrically programmable antifuse element of claim 11 wherein x=3 and y=4.
- 16. The electrically programmable antifuse element of claim 11 wherein x is a real number between 1 and 3, and y is an real number between 0 and 4.
- 17. An electrically programmable antifuse element disposed on a semiconductor substrate in an integrated circuit comprising:
- an insulating layer covering active circuit elements on said integrated circuit;
- a first metal electrode;
- a first titanium layer disposed on said first metal electrode;
- a first antifuse material layer formed of a silicon nitride of the formula Si.sub.3 N.sub.4 disposed on said first electrode;
- a second antifuse material layer disposed on said first antifuse material layer;
- an inter-layer dielectric layer disposed on said second antifuse material layer, said inter-layer dielectric layer including an antifuse via disposed therein and extending completely therethrough;
- a third antifuse material layer formed of a silicon nitride of the formula Si.sub.3 N.sub.4 disposed on said second antifuse material layer in said antifuse via;
- a second titanium layer disposed on said third antifuse material layer; and
- a second metal electrode disposed on said second titanium layer.
- 18. An electrically programmable antifuse element disposed on a semiconductor substrate in an integrated circuit comprising:
- an insulating layer covering active circuit elements on said integrated circuit;
- a first metal electrode;
- a first titanium layer disposed on said first metal electrode;
- a first antifuse material layer formed of a generic silicon nitride of the formula Si.sub.x N.sub.y :F disposed on said first electrode;
- a second antifuse material layer disposed on said first antifuse material layer;
- an inter-layer dielectric layer disposed on said second antifuse material layer, said inter-layer dielectric layer including an antifuse via disposed therein and extending completely therethrough;
- a third antifuse material layer formed of a generic silicon nitride of the formula Si.sub.x N.sub.y :F disposed on said second antifuse material layer in said antifuse via;
- a second titanium layer disposed on third antifuse material layer; and
- a second metal electrode disposed on said second titanium layer.
RELATED APPLICATIONS
This application is a continuation-in-part of application Ser. No. 08/004,912, filed Jan. 19, 1993, now U.S. Pat. No. 5,411,917, which is a continuation of application Ser. No. 07/604,779, filed Oct. 26, 1990, now U.S. Pat. No. 5,181,096, which is a continuation-in-part of application Ser. No. 07/508,306, filed Apr. 12, 1990, now U.S. Pat. No. 5,070,384.
US Referenced Citations (23)
Foreign Referenced Citations (19)
Number |
Date |
Country |
0224418 |
Jun 1987 |
EPX |
0323078 |
Dec 1988 |
EPX |
0162529 |
Mar 1989 |
EPX |
0414361 |
Feb 1991 |
EPX |
0416903 |
Mar 1991 |
EPX |
0452091 |
Sep 1991 |
EPX |
0455414 |
Nov 1991 |
EPX |
0501120 |
Sep 1992 |
EPX |
0539197 |
Apr 1993 |
EPX |
3927033 |
Mar 1990 |
DEX |
3927033 |
Mar 1990 |
DEX |
59-098971 |
May 1984 |
JPX |
60-74669 |
Apr 1985 |
JPX |
64-28937 |
Feb 1989 |
JPX |
4235042 |
Sep 1992 |
JPX |
6-85068 |
Mar 1994 |
JPX |
8503599 |
Aug 1985 |
WOX |
9220109 |
Nov 1992 |
WOX |
9303499 |
Feb 1993 |
WOX |
Non-Patent Literature Citations (4)
Entry |
G. H. Chapman et al., "A Laser Linking Process for Restructurable VLSI", CLEO '82 (Apr. 1982) 5 pages. |
T. C. Penn "New Methods for Processing Silicon Slices", Science, vol. 208 (May 1980) pp. 923-6. |
Burns, G. P. "Titanium dioxide dielectric films formed by rapid thermal oxidation" 1989, Journal of Applied Sciences, pp. 2095-2097. |
Pauleau, Y. "Interconnect Materials for VLSI Circuits", Apr. 1987, Solid State Technology, pp. 155-162. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
604779 |
Oct 1990 |
|
Continuation in Parts (2)
|
Number |
Date |
Country |
Parent |
04912 |
Jan 1993 |
|
Parent |
508306 |
Apr 1990 |
|