Electron bias control signals for electron enhanced material processing

Information

  • Patent Grant
  • 12125686
  • Patent Number
    12,125,686
  • Date Filed
    Thursday, May 23, 2024
    5 months ago
  • Date Issued
    Tuesday, October 22, 2024
    11 days ago
Abstract
Systems and methods for material processing using wafer scale waves of precisely controlled electrons in a DC plasma is presented. A surface floating potential of a substrate placed atop a stage in a positive column of the DC plasma is adjusted and maintained to a reference potential. A periodic biasing signal referenced to the reference potential is capacitively coupled to the stage to control a surface potential at the substrate according to: an active phase for provision of kinetic energy to free electrons in the DC plasma for activation of targeted bonds at the surface of the substrate; a neutralization phase for repelling of the free electrons from the surface of the substrate; and an initialization phase for restoring an initial condition of the surface floating potential.
Description
TECHNICAL FIELD

The present disclosure generally relates to systems and methods for controlling free electrons in a DC plasma reaction chamber used for material processing, in particular, generation of waveforms for biasing signals to control the kinetic energy of free electrons such as to produce wafer scale waves of precisely controlled electrons in a DC plasma at room temperatures (or other temperatures when desired).


BACKGROUND

Fabrication of, for example, integrated circuits, may include processing of corresponding substrates within a (direct-current) DC plasma reaction chamber wherein electrons and/or ions are accelerated towards the surface of the substrate to initiate a reaction that physically transforms the surface of the substrate. In some cases, and mainly due to the relatively smaller mass of electrons compared to ions, substrate processing via electrons may be preferred so as to reduce any damage to the surface of the substrate beyond the targeted physical alterations expected by the processing step per se.


In some cases, plasma processing may include arrangement of the substrate in a region of the DC plasma reaction chamber such that an exact value of a surface floating potential of the substrate is not known. Accordingly, any externally applied bias signal to the substrate may impart an energy to free electrons in a region of the plasma close to the surface of the substrate that may not correlate to the electron energy thresholds/levels of (atoms) materials present at the surface of the substrate.


The above referenced U.S. application Ser. No. 17/524,330, the disclosure of which is incorporated herein by reference in its entirety, describes methods and systems for precise and selective control of the value of the surface floating potential of the substrate, and therefore enable precise and selective control of energy levels of atoms at the surface of the substrate. Teachings according to the present disclosure take advantage of such precise and selective control of the energy levels of atoms at the surface of the substrate to produce corresponding timing and amplitude of waveforms for signals used for biasing of the free electrons in the DC plasma chamber so to generate wafer scale waves of electrons that specifically target the energy levels of the atoms at the surface of the substrate.


SUMMARY

Systems and methods for material processing using wafer scale waves of precisely controlled electrons in a DC plasma at room temperatures (or other temperatures if desired) are presented. In the present disclosure such material processing is referred to as electron enhanced material processing (EEMP) which allows precise control of the kinetic energy of free electrons in the DC plasma to exactly (and selectively) target energy levels of the electrons of atoms at the surface of a substrate being processed.


According to a first embodiment of the present disclosure, a direct-current (DC) plasma system for processing of a substrate is presented, comprising: a DC plasma reaction chamber configured to contain a DC plasma that is generated between an anode and a cathode of the DC plasma reaction chamber; a substrate support stage arranged in a region of the DC plasma reaction chamber that contains a positive column of the DC plasma, means to preset a floating potential at a surface of the substrate support stage to a reference potential; and a biasing signal generator that is capacitively coupled to the substrate support stage, the biasing signal generator configured to generate a periodic biasing signal having a voltage that is referenced to the reference potential, the periodic biasing signal comprising: an active phase having a positive voltage; a neutralization phase having a negative voltage; and an initialization phase having a zero voltage.


According to a second embodiment of the present disclosure, a method for processing a surface of a substrate is presented, the method comprising: placing a substrate on a support stage in a region of a DC plasma reaction chamber configured to produce a positive column of DC plasma; generating the DC plasma; presetting a floating potential at the surface of the substrate to a reference potential; and capacitively coupling, to the support stage, a periodic biasing signal having a biasing voltage that is referenced to the floating potential, the periodic biasing signal comprising: an active phase having a positive voltage that is based on a known reaction threshold voltage of targeted chemical bonds comprised of electrons of atoms at the surface of a substrate; a neutralization phase having a negative voltage; and an initialization phase having a zero voltage.


Further aspects of the disclosure are shown in the specification, drawings and claims of the present application.





BRIEF DESCRIPTION OF DRAWINGS

The accompanying drawings, which are incorporated into and constitute a part of this specification, illustrate one or more embodiments of the present disclosure and, together with the description of example embodiments, serve to explain the principles and implementations of the disclosure.



FIG. 1A shows a simplified schematic view of a DC plasma reaction chamber that can be used in a DC plasma processing system.



FIG. 1B shows a graph representative of a variation in (electric) potential of the plasma during operation of the DC plasma reaction chamber of FIG. 1A.



FIG. 1C shows a simplified schematic view of a DC plasma processing system comprising a (substrate) stage arranged in a region of the DC plasma reaction chamber of FIG. 1A.



FIG. 1D shows an exemplary biasing of the stage of the DC plasma processing system of FIG. 1C via an external biasing signal generator.



FIG. 1E shows an exemplary biasing signal generated by the external biasing signal generator of FIG. 1D and a corresponding potential generated at the surface of the stage.



FIG. 1F shows exemplary energy levels of atoms at a surface of the stage.



FIG. 2A shows a simplified schematic view of a DC plasma processing system according to an embodiment of the present disclosure comprising means to control a surface potential of the stage.



FIG. 2B shows graphs representative of control of the surface potential of the stage for the DC plasma processing system of FIG. 2A.



FIG. 2C shows graphs representative of adjusting the surface potential of the stage to a reference ground potential for the DC plasma processing system of FIG. 2A



FIG. 3A shows a simplified schematic view of a DC plasma processing system according to an embodiment of the present disclosure comprising means to control a surface potential of the stage and means to measure the surface potential.



FIG. 3B shows a simplified schematic view of a DC plasma processing system according to an embodiment of the present disclosure that is based on the system of FIG. 3A with added means for automatic control of the surface potential.



FIG. 4A shows a simplified schematic view of a DC plasma processing system according to an embodiment of the present disclosure that is based on the system of FIG. 3B with added means for biasing of the stage.



FIG. 4B shows an exemplary biasing signal provided to the stage of the DC plasma processing system of FIG. 4A and a corresponding potential generated at the surface of the stage.



FIG. 4C shows exemplary energy levels of atoms at a surface of the stage.



FIG. 5 is a process chart showing various steps of a method according to an embodiment of the present disclosure for processing a surface of a substrate.



FIGS. 6A-6C show graphs representative of reaction rates of electron enhanced material processing (EEMP) according to the present disclosure for different materials.



FIG. 7A-7C show graphs representative of waveforms for EEMP biasing signals according to some exemplary embodiments of the present disclosure for processing of different materials.



FIG. 8A shows a graph representative of an idealized waveform for the EEMP biasing signals.



FIG. 8B shows a graph representative of a practical waveform for the EEMP biasing signals.



FIG. 8C shows a graph representative of an analog waveform under capacitive loading conditions.



FIG. 9A shows graphs representative of a digitized waveform for generation of the practical waveform of FIG. 8B, and a corresponding digitized waveform with predistortion.



FIG. 9B shows a graph representative of an analog waveform generated from the digitized waveform with predistortion of FIG. 9A under capacitive loading conditions.



FIG. 10A shows graphs representative of gain versus frequency of a band-limited linear power amplifier according to an embodiment of the present disclosure and a gain versus frequency of a conventional power amplifier.



FIG. 10B shows a graph representative of an analog waveform generated from the digitized waveform with predistortion of FIG. 9A through the band-limited linear power amplifier of FIG. 10A under capacitive loading conditions.



FIG. 11 is a process chart showing various steps of a method according to another embodiment of the present disclosure for processing a surface of a substrate.





Like reference numbers and designations in the various drawings indicate like elements.


DETAILED DESCRIPTION


FIG. 1A shows a simplified schematic view of a prior art (direct-current) DC plasma reaction chamber (110) that can be used in a DC plasma processing system. Biasing of the DC plasma reaction chamber (110) may be provided by a DC voltage source (150) coupled between an anode, A, and a cathode, C, of the DC plasma reaction chamber (110). During operation, a glow discharge (plasma) may be formed in the chamber (110) based on interaction of a gas and electrons of a current that flows between the anode, A, and the cathode, C. This in turn produces free ions and electrons in the chamber (110). The principle of operation of such DC plasma reaction chamber (110) is well known to a person skilled in the art and therefore related details are omitted in the present disclosure.


As shown in FIG. 1A, the glow discharge formed in the chamber (110) may include glow regions (G1, G2, G3, G4) that emit significant light, and dark regions (D1, D2, D3, D4) that may not emit light. Such regions may represent different operating characteristics of the DC plasma reaction chamber (110), including, for example, temperature and electric potential.



FIG. 1B shows a graph representative of a variation in the (electric) potential, VPP, of the plasma along an axial direction (direction of longitudinal extension), X, of the chamber (110) during operation. As shown in FIG. 1B, the plasma potential, VPP, varies from a value, VC, that represents the potential applied to the cathode, C, by the DC voltage source (150 of FIG. 1A), to a value, VA, that represents the potential applied to the anode, A, by the DC voltage source (150 of FIG. 1A). It should be noted that as shown for example in FIG. 1D later described, generally the value, VA, is at zero volts (e.g., reference ground) and the value, VC, is negative (e.g., in a range of about 0 (zero) to −500 volts).


With continued reference to FIG. 1B, abrupt variation of the potential, VPP, in the regions (e.g., D1, G1, D2) close to the cathode, C, and in the regions (e.g., G4) close to the anode, A, may correspond to regions of higher operating temperatures of the chamber (110). On the other side, the region G3, also known as the positive column, is a region of quasi uniform/constant potential, VPP, and of lower operating temperature. For example, considering a segment [XG31, XG32] along the axial direction, X, of the chamber (110) that as shown in FIG. 1B is contained within the positive column region, G3, a variation of the plasma potential, VPP, across such segment [XG31, XG32] is minimal, or in other words, the potential, VPP, across the segment [XG31, XG32] may be considered as constant. Accordingly, as shown in FIG. 1B, the plasma potential, VPP, across the segment [XG31, XG32] may be considered as equal to a value VG3. The lower operating temperature and the constant potential value of the plasma in the positive column region, G3, allow use of such region for processing of substrates as shown in FIG. 1C and FIG. 1D.



FIG. 1C shows a simplified schematic view of a DC plasma processing system (100C) comprising a (substrate) stage, S, arranged in the positive column region, G3, of the DC plasma reaction chamber (110). The stage, S, may be designed to support a flat substrate, and therefore may include a top flat/planar surface. The stage, S, shown in FIG. 1C is electrically isolated (not connected to any external electric potential) and therefore, and as known to a person skilled in the art, in the presence of the plasma potential, VPP, a potential, VS, develops at the surface of the stage, S, that is referred to as the surface floating potential, VFP. The relationship of the (surface) floating potential, VFP, to the plasma potential, VPP, is shown FIG. 1C. In particular, as shown in FIG. 1C, the plasma potential, VPP, at a region [XG31, XG32] of the chamber (110) where the stage, S, is arranged is equal to VG3, and the floating potential, VFP, is lower than (negative with respect to) the plasma potential VG3.


The floating potential, VFP, shown in the graph of FIG. 1C can be attributed to the “plasma sheath” that develops in the presence of the stage, S. As known to a person skilled in the art, at the wall or any barrier within the plasma, a negative potential develops with respect to the bulk of the plasma. Consequently, an equilibrium potential drop develops between the bulk of the plasma and the wall or barrier. Such potential drop is confined to a small region of space next to the wall or barrier due to the charge imbalance that develops between the plasma and the wall or barrier. This layer of charge imbalance has a finite thickness, characterized by the Debye Length, and is called the “plasma sheath” or “sheath”. The thickness of such a layer is several Debye lengths thick, a value whose size depends on various characteristics of the plasma. If the dimensions of the bulk plasma (e.g., chamber 110) are much greater than the Debye length, for example, then the Debye length depends on the plasma temperature and electron density. In the particular case of the DC plasma operating conditions supported by the teachings according to the present disclosure (e.g., EEMP system near room temperature to moderately above room temperature), the Debye length is in the order of several millimeters (e.g., less than 10 millimeters), and the difference between the potentials VG3 and VFP is in the order of several volts (e.g., less than 10 volts). It should be noted that the plasma sheath may develop in the presence of any wall or barrier, whether conductive or not. Accordingly, once a substrate (whether conductive or insulating) is placed atop the stage, S, the same floating potential, VFP, as described above with reference to FIG. 1C may develop at the surface of the substrate.



FIG. 1D shows an exemplary biasing of the stage, S, of the DC plasma processing system of FIG. 1C via an external biasing signal generator (180) that is capacitively coupled to the stage, S, by a capacitor CS. In the exemplary configuration (100D) shown in FIG. 1D, the potential, VA, applied to the anode, A, is at zero volts (e.g., coupled to the reference ground, Gnd). Furthermore, as shown in FIG. 1D, a biasing signal, VB, applied to the stage, S, by the external biasing signal generator (180) may be referenced to the reference ground potential, Gnd. Although in some prior art implementations the biasing signal, VB, may be DC coupled to the stage, S, teachings according to the present disclosure strictly prohibit such DC coupling to the stage so as to avoid a discharge path for a DC current through any intermediate points in the chamber (110), as such discharge path may substantially change operating conditions within the chamber (110).


In the DC plasma processing system shown in FIG. 1D, the biasing signal, VB, may be used to control a potential (e.g., surface potential VS) seen by free electrons and/or ions in the vicinity of the stage, S, or of the substrate when present. Accordingly, energy of the free electrons and/or ions may be controlled to the material specific levels required for (optimum) processing of the substrate. For example, as shown in the left-side graph of FIG. 1E, the biasing signal, VB, generated by the external biasing signal generator (e.g., 180 of FIG. 1D) may start from zero and reach in a short period of time (represented by a leading edge slope) a voltage amplitude, VB1. When the voltage amplitude, VB1, is applied (e.g., AC coupled) to the stage, S, during a processing step (a) as shown in the top right-side graph of FIG. 1E, the voltage amplitude, VB1, gets added (or subtracted if negative) to the surface floating potential, VFPa, to generate a surface potential, VS, at the vicinity of the stage, S. However, because the free electrons and/or ions are at the plasma potential, VPPa, only a portion of the surface potential, VS, that is above the plasma potential, VPPa, is seen by the free electrons and/or ions. For example, as shown in the top right-side graph of FIG. 1E, the (kinetic) energy of the free electrons and/or ions may be based on a potential difference VKEa=(VB1−ΔVFPa), with ΔVFPa,=(VPPa−VFPa).


On the other hand, considering a processing step (b) represented by the bottom right-side graph of FIG. 1E, which may have operating conditions that are different from the operating conditions of the processing step (a), including for example, a different plasma potential, VPPb, or a different floating potential, VFPb, that may cause a different differential ΔVFPb,=(VPPb−VFPb), then for the same applied voltage amplitude, VB1, a different (kinetic) energy of the free electrons and/or ions is obtained. Teachings according to the present disclosure either eliminate variations in the operating conditions within the chamber (e.g., 110 of FIG. 1D), and/or compensate for such variations such as to allow, for example, precise control of the energy of the free electrons (and/or ions). It should be noted that variation in the operating conditions may be expected in view of different types of processing (e.g., (a) and (b) of FIG. 1E) performed within the chamber (110), including for example, etching of a substrate with different reactive gasses, cleaning of a substrate or any other process that may alter and/or remove composition/material from the surface of the substrate. It should be noted that, as known by a person skilled in the art, the different operating conditions for performing the different types of processing may further include corresponding variations and/or adjustments to any one of the DC plasma current, temperature, gas mixture or flow rate within the chamber (110).


When a substrate is placed atop the surface of the stage, S, the kinetic energy of the free electrons and/or ions acquired through the application of the bias signal, VB, described above may accelerate the free electrons and/or ions towards the surface of the substrate and collide with the substrate to release the kinetic energy onto atoms at the surface of the substrate. Those atoms however are at an energy level that is based on the potential within which they reside, or in other words, based on the floating potential, VFP. Various energy levels of one such atom for the processing type (a) described above with reference to FIG. 1E are shown in FIG. 1F, including the energy level, En, of a nucleus of an atom at the surface of the substrate, the energy level, EB, of an electron bound to the nucleus of an atom at the surface of the substrate, and the energy level, Ee, of an electron at the orbit of an electron bound to a nucleus at the surface of the substrate.


As can be seen in FIG. 1F, the energy level, En, of the nucleus is at the (negative) potential, VFPa, and the energy level, Ee, of the electron is at the (negative) potential (En+EB). In other words, in order to excite the atom to a level that breaks the bond between the electron and the nucleus, an energy equal to, or greater than, the energy level, Ee, of the electron must be imparted onto the atom. Accordingly, considering a plasma processing only via the free electrons, the kinetic energy of the free electrons provided through application of the bias signal, VB, represented in FIG. 1F by the potential difference VKEa=(VB1−ΔVFPa) must be equal to, or greater than, the energy level, Ee. However, since Ee=(En+EB) and En is based on the a priori unknown floating potential, VFPa, precise control of the kinetic energy of the free electrons to precisely target the energy level, Ee, may not be possible.


Although the floating potential (e.g., VFPa of FIG. 1F) may be empirically and/or experimentally determined for a given process at stable operating conditions of the DC plasma chamber, any inconsistencies and/or lack of repeatability of such operating conditions may invalidate the determined floating potential. Furthermore, as different types of processes inherently yield to different floating potentials, the task of precisely controlling the kinetic energy of the free electrons to exactly target the energy level of an atom at the surface of the substrate may not be feasible. As a result, some prior art implementations impart kinetic energies onto the atoms at the surface of the substrate that may be substantially larger than a target atom energy level, and therefore may not allow for selectivity (as atoms of different materials/compositions having different energy levels may equally be subjected to energy levels sufficient to break their orbital bonds). Electron enhanced material processing (EEMP) according to the teachings of the present disclosure overcome such shortcoming and therefore allow precise control of the kinetic energy of the free electrons to exactly and selectively target the energy level of an atom at the surface of the substrate.



FIG. 2A shows a simplified schematic view of a DC plasma processing system (200A) according to an embodiment of the present disclosure comprising means (250, 260) to control the surface potential of the stage, S, when electrically isolated. In other words, these means (250, 260) allow for adjustment of the floating potential, VFP. As shown in FIG. 2A, the means (250, 260) include an adjustable DC voltage source (250) that is coupled to the anode, A, of the DC plasma reaction chamber (110), and a DC current source (260) that is coupled to the cathode, C, of the DC plasma reaction chamber (110). Accordingly, the potential, VA, of the anode, A, may be controlled to be in a range from zero volts and upward (positive) with respect to the reference ground (Gnd at zero volts), and a (drain) current, Ip, that flows between the anode, A, and the cathode, C, through the reaction chamber (110) can be set by the DC current source (260). Accordingly, the potential, VC, of the cathode, C, is not forced by an external DC voltage source (e.g., 150 of FIG. 1D), rather (it is floating and) settles to a (negative) voltage that is based on the adjustable potential VA of the anode A, and the set current, Ip. Such a configuration allows independently control/adjust of the floating potential, VFP, while maintaining the set current, Ip, through the reaction chamber (110) constant to establish and maintain a higher level of process stability and optimization.



FIG. 2B shows two graphs representative of control of the surface potential, VFP, of the stage, S, for the DC plasma processing system (200A) described above with reference to FIG. 2A. In particular, FIG. 2B shows two graphs distinguished by use of solid or dashed lines, each representing the variation of the plasma potential, VPP, across the longitudinal extension, X, of the chamber (110) for two different voltages (VA1, VA2) applied to the anode, A, by the adjustable DC voltage source (250). As can be seen in FIG. 2B, for a positive step increase, +ΔV12, of the anode potential from the voltage VA1 to the voltage VA2, the floating potential (VFP1, VFP2) and the cathode potential (VC1, VC2) increase by the same positive step, +ΔV12. As a matter of fact, as shown in FIG. 2B, the entirety of plasma potential, VPP, curve shifts positive by the step +ΔV12. In other words, for any longitudinal coordinate, X, in the range [XC, XA], a corresponding plasma potential, VPP(X), follows the step increase, +ΔV12. The same behavior applies to negative step variations applied to the anode, A, by the adjustable DC voltage source (250). In other words, control of the anode, A, potential by the adjustable DC voltage source linearly affects the plasma potential, VPP, at any longitudinal coordinate, X, and therefore, linearly affects the floating potential, VFP, and the voltage, VS, atop the stage, S, As later described in the present disclosure, such linearity can be used in the EEMP system according to the present teachings to implement a closed loop control subsystem to automatically control the value of the floating potential, VFP, to a preset value (e.g., zero volts) while operating the DC plasma chamber for different types of material processing.



FIG. 2C shows two graphs similar to the graphs described above with reference to FIG. 2B, including a specific case where the anode voltage, VA1, is equal to zero volts (solid lines). As can be seen in FIG. 2B, the floating potential voltage for such case is equal to a negative value, VFP1, and therefore negative with respect to (below) the plasma potential, VPP. Furthermore, as can be seen in FIG. 2C, for a positive step increase, +ΔV13=(VA1−VFP1), of the anode potential, the floating potential can be adjusted to a value, VFP3, that is equal to zero volts. According to an embodiment of the present disclosure, such zeroing of the floating potential, VFP, may allow precise control of the kinetic energy of free electrons in the DC plasma to exactly (and selectively) target energy levels of atoms at the surface of a substrate (whether conductive or insulating) being processed. In other words, and with reference back to FIG. 1F, the a priori unknown floating potential that determines the energy level, En, of a nucleus of an atom targeted/selected for processing is removed by zeroing of the floating potential, VFP. In turn, as shown in FIG. 4B later described, this allows to reference the energy level, Ee, of target electrons, the kinetic energy level of the free electrons in the DC plasma (e.g., VKEa of FIG. 1F), and the biasing voltage, VB, applied to the stage, S, to the same known and fixed reference of zero volts potential, Gnd. It should be noted that although provision of a known level of the floating potential, VFP, may be provided by zeroing such potential as described above, such zeroing should not be considered as limiting the scope of the present disclosure as other preset/adjusted non-zero values of the floating potential may equally serve as a reference potential for precise control of the kinetic energy of free electrons in the DC plasma to exactly (and selectively) target energy levels of atoms at the surface of a substrate (whether conductive or insulating) being processed.



FIG. 3A shows a simplified schematic view of a DC plasma processing system (300A) according to an embodiment of the present disclosure comprising means (250, 260 of FIG. 2A) to control a surface potential of the stage, S, and means (R, 311, VR of FIG. 3A) to measure the surface potential, VS (e.g., floating potential, VFP) atop the stage. As understood by a person skilled in the art, the system (300A) represents an improvement over the system (200A) described above with reference to FIG. 2A by adding the means (R, 311, VR) to measure the surface potential, VS, or in other words, to measure the (surface) floating potential, VFP atop the stage. By enabling such measurement of the floating potential, VFP, adjustment of the DC voltage source (250) as described above with reference to FIGS. 2A-2C may be performed while monitoring/measuring the surface potential, VFP. This in turn allows precise control of the floating potential, VFP, including, for example, to zero such potential (VFP=0 volts).


With continued reference to FIG. 3A, the means (R, 311, VR) includes a reference plate, R, that is placed within DC plasma chamber (110) at a same (longitudinal coordinate) segment [XG31, XG32] as the stage, S. The reference plate, R, may be fabricated from any conductive material capable of withstanding (internal) operating conditions of the chamber (110), and may have any planar shape, including planar shapes according to, for example, a square, rectangle, circle, pentagon, trapezoid or other. Because the reference plate, R, is arranged in the same region of the plate, S, and therefore in a region of a same substantially constant plasma potential, VPP, the reference plate, R, sees the same floating potential, VFP, as the stage, S. In other words, by measuring the (surface) potential, VR, at the reference plate, R, the floating potential at the stage, S, can be determined. An insulated conductive wire (311) attached to the reference plate, R, may be used to route/couple the potential, VR, to measurement electronics (e.g., transducer) placed outside the chamber (110). It should be noted that such measurement electronics should not provide a DC current path to the plasma through plate R.


With continued reference to FIG. 3A, placement of the reference plate, R, may be at any longitudinal extension of the chamber (110) within the segment [XG31, XG32] that is technically feasible and practical. As the chamber (110) may include an access door adjacent the stage, S, on one side of the chamber (110), in some exemplary embodiments the reference plate, R, may be arranged against, or in the vicinity, of a wall of the chamber (110) that is on an opposite side of the access door and stage, S. Furthermore, according to an exemplary embodiment, a center of the reference plate, R, and a center of the stage, S, (e.g., intersection of the two segments that make the T shape of the stage as shown in the figures) may be contained within a line that is perpendicular to the axial direction (e.g., centerline, direction of longitudinal extension) of the chamber (110). Applicants of the present disclosure have verified high accuracy of the means (R, 311, VR) in tracking of the floating potential of the stage, S.



FIG. 3B shows a simplified schematic view of a DC plasma processing system (300B) according to an embodiment of the present disclosure that is based on the system (300A) of FIG. 3A with added means (320, CT) for automatic control of the surface potential, VFP, at the stage, S. The means (320, CT) includes control electronics (320) configured to implement a closed loop control system to automatically control the value of the floating potential, VFP, at the stage, S, to a preset value (e.g., zero volts) while operating the DC plasma chamber for different types of processing. In particular, as shown in FIG. 3B, the control electronics (320) takes the (surface) potential, VR, of the reference plate, R, as input via a coupling provided by the insulated conductive wire (311), and generates therefrom a control (error) signal, CT, to the adjustable DC voltage source (250) to adjust the voltage, VA, provided to the anode, A, and therefore, as described above with reference to FIGS. 2A-2C, adjust the floating potential, VFP, at the stage, S. The control (error) signal, CT, may be generated with respect to a desired target/preset value of the floating potential, VFP, such as, for example, zero volts. A person skilled in the art is well aware of design techniques for implementing the control electronics (320) which are outside the scope of the present disclosure. In particular, a person skilled in the art is well aware of using operational amplifiers or error amplifiers in such control electronics (320), wherein inputs of such amplifiers may be coupled to the potential, VR, and to the desired target/preset value (e.g., zero volts) of the floating potential, VFP, to generate an error signal (e.g., CT) based on a difference of the inputs.



FIG. 4A shows a simplified schematic view of a DC plasma processing system (400A) according to an embodiment of the present disclosure that is based on the system of FIG. 3B with added biasing means (CS, 480) for biasing of the stage, S. In particular, the biasing means (CS, 480) includes a biasing signal generator (480) that is coupled to the stage, S, through a capacitor, CS, of the biasing means. In other words, a biasing signal, VB, generated at an output of the biasing signal generator (480) is capacitively coupled to the stage, S, through the capacitor, CS. As previously described in the present disclosure, such capacitive coupling may allow removal of any DC current path from or into the DC plasma chamber (110), thereby preventing any undesired perturbation of operating conditions of the chamber (110). It should be noted that the biasing signal generator (480) may include, for example, a programmable waveform generator configured to output a waveform of the biasing signal, VB, according to desired characteristics, including for example, amplitude, frequency, duty cycle and/or rising/falling edges/slopes. It is further noted that the stage, S, may include a first conductive portion (e.g., vertical lead connected to the capacitor CS) for electrical coupling of the biasing signal, VB, to the stage, S, and a second portion of the stage (e.g., horizontal support plate) that may include conductive and/or insulating material.



FIG. 4B shows an exemplary biasing signal, VB1, provided to the stage, S, of the DC plasma processing system (400A) of FIG. 4A and a corresponding surface potential, VS, generated at the surface of the stage, S. As can be clearly understood by a person skilled in the art, the graphs shown in FIG. 4B correspond to a configuration of the system (400) wherein the floating potential, VFP, is adjusted or controlled to be at zero volts. Accordingly, and in view of (or in contrast to) the above description with reference to FIG. 1E, the (kinetic) energy of the free electrons and/or ions attracted to the surface of the stage, S, or a substrate thereupon, is based on the potential difference VKE=(VB1−ΔVFP), with ΔVFP=(VPP−VFP). Accordingly, since in practical substrate processing applications using a DC plasma chamber, a value of ΔVFP may be substantially smaller (e.g., ratio of 1/50 or smaller) than the value of VKE (e.g., based on the energy level Ee of a target electron per FIG. 4C); an approximation VKE=VB1 may be considered reasonable. In turn, this allows a simple and straightforward generation of the biasing signal, VB1, provided to the stage, S, for implementation of the electron enhanced material processing (EEMP) according to the teachings of the present disclosure that exactly and selectively targets the energy level of an atom (e.g., bound electron) at the surface of the substrate.


With further reference to FIG. 4A and FIG. 4B, it is noted that excitation of the energy levels of the atoms at the surface of the stage, S, or at the surface of a substrate arranged atop the stage, S, may be primarily based on an instantaneous change in the surface potential, VS. Accordingly, excitation of the energy levels may be accomplished immediately at the end of the transition of the biasing voltage to the target value, VB1, or in other words, at the end of the slope shown in FIG. 4B.



FIG. 4C shows exemplary energy levels of atoms at a surface of the stage, S, of the DC plasma processing system (400A) of FIG. 4A. FIG. 4C highlights benefits of the electron enhanced material processing (EEMP) according to the teachings of the present disclosure that allows adjustments to exactly and selectively target the energy level of an atom (e.g., Ee≈VKE per FIG. 4C) at the surface of the substrate based on the zeroing of the floating potential, VFP, according the above description with reference to FIGS. 2A-2C, further based on the reference plate, R, according to above description with reference to FIG. 3A, further based on the (optional) closed loop control system provided by the control electronics (320) according to the above description with reference to FIG. 3B, and further based on the capacitive coupling of the biasing signal, VB, provided by the biasing signal generator (480) according to the above description with reference to FIG. 4A.



FIG. 5 is a process chart (500) showing various steps of a method according to an embodiment of the present disclosure for processing a surface of a substrate. As shown in FIG. 5, such steps comprise: placing a substrate support stage in a region of a DC plasma reaction chamber configured to produce a positive column of the DC plasma, according to step (510); generating a DC plasma by coupling an adjustable DC voltage source and a DC current source respectively to an anode and a cathode of the DC plasma reaction chamber, according to step (520); based on the generating, producing a floating potential at a surface of the substrate support stage, according to step (530); adjusting a potential at the anode via the adjustable DC voltage source while maintaining via the DC current source a constant DC current between the anode and the cathode, according to step (540); and based on the adjusting and the maintaining, setting the floating potential to a potential of a reference ground of the adjustable DC voltage source, according to step (550).



FIGS. 6A-6C show graphs representative of reaction rates of electron enhanced material processing (EEMP) according to the present disclosure for different (categories/types/classes of) materials, including, single crystal or 2-dimentional (2D) materials (FIG. 6A) such as for example a semiconductor or insulator material, metals and metal alloys (FIG. 6B), and complex materials (FIG. 6C) such as polymers, composites, nano-materials or 3-dimensional (3D) materials. In this case, a reaction, or a targeted reaction, may be referred to as the breaking of chemical bonds (e.g., bonds between electrons and nucleus) of atoms of a material at the surface of a substrate that is placed atop the stage (e.g., S of FIG. 4A) responsive to a level of the biasing signal, VB, applied to the stage (e.g., S of FIG. 4A). As can be clearly taken from such graphs, the reaction rate, RR, may be characterized by a reaction threshold voltage, VRTH, a reaction cutoff voltage, VRCO, and a reaction threshold variation voltage, VRTHV. It should be noted that for each material, or type of material, such characteristic voltages may be different and typically part of a priori acquired knowledge base. For example, the VRTH, of a crystal material (e.g., FIG. 6A) may be different from the VRTH, of a metal material (e.g., FIG. 6B) or the VRTH of a complex material (e.g., FIG. 6C), and the VRTHV, of a crystal material (e.g., FIG. 6A) may be different from the VRTHV, of a metal (e.g., FIG. 6B) or a complex material (e.g., FIG. 6C).


It should be noted that 2D materials compatible with the electron enhanced material processing (EEMP) according to the present disclosure may include, for example, graphene, boron nitride, molybdenum disulfide, tungsten diselenide, or platinum diselenide; Nano materials compatible with the EEMP according to the present disclosure may include, for example, carbon nanotubes, nano-silver particles, titanium oxide particles, or quantum dots; 3D materials compatible with the EEMP according to the present disclosure may include any 3D structure formed in a material, including for example, a polymer, collagen fiber or a metal such as, for example, titanium, or 3D printed polymer/polymer, polymer/carbon, or polymer/metal microstructures. Single crystals compatible with the EEMP according to the present disclosure may include, semi conducting single crystals, such as, for example, IV silicon, germanium, III-V gallium arsenide, gallium nitride, silicon carbide, indium gallium arsenide, etc., II-VI zinc selenide, and quantum well stacks that contain alternating layers of III-V compound semiconductors, and/or II-VI compound semiconductors. Single crystals compatible with the EEMP according to the present disclosure may further include semi conducting single crystals, such as, for example, quartz, sapphire or diamond. Polymers compatible with the EEMP according to the present disclosure may include, for example, polypropylene, polyethylene, polyether ether ketone, polycarbonate. Composites compatible with the EEMP according to the present disclosure may include, for example, polymers containing metal particles, carbon particles, carbon fibers or carbon nanotubes. Materials and structures enumerated herewith should be considered as nonlimiting with regard to a material compatibility list of the EEMP according to the present teachings, which list can grow as new materials/structures and corresponding binding and reaction energies (that can be targeted with the present EEMP) are obtained, via, for example, advanced methods for computer simulation of chemical bonds.


With continued reference to FIGS. 6A-6C, when a substrate is placed atop the stage (e.g., S of FIG. 4A), as described above with reference to, for example, FIG. 4B, the floating potential (e.g., VFP of FIG. 4B) may be adjusted (and controlled) to a known potential (e.g., zero volts or other). Accordingly, the energy levels of the atoms at the surface of the substrate may take the same potential (e.g., as their ground state) and no reaction at the surface of the substrate may be observed, or in other words and as shown in FIGS. 6A-6C, the reaction rate, RR, of the targeted bonds (which are at the ground state) is at zero. As the biasing voltage, VB, increases, the reaction rate, RR, of the targeted bonds remains at zero, up to the reaction cutoff voltage, VRCO, after which a small amount (e.g., minority) of the targeted bonds slowly begin to react, or in other words, a minority of the targeted bonds reach their respective excited states. As the biasing voltage, VB, increases beyond the reaction cutoff voltage, VRCO, the reaction rate, RR, slowly increases with gradually more of the targeted bonds reaching their respective excited states. When the biasing voltage, VB, reaches the reaction threshold voltage, VRTH, a majority of the targeted bonds begin to react (e.g., reach their respective excited states) and with further increase of the biasing voltage, VB, the reaction rate, RR, increases according to a (substantially) fixed slope, which continues until the biasing voltage, VB, reaches the reaction threshold variation voltage, VRTHV. Between the reaction threshold voltage, VRTH, and the reaction threshold variation voltage, VRTHV, the reaction rate, RR, increases until (almost) all of the targeted bonds react. As shown in FIGS. 6A-6C, further increase of the biasing voltage, VB, beyond the reaction threshold variation voltage, VRTHV, marginally increases the reaction rate, RR, or in other words, to a point of “diminishing returns”. On the other hand, as the biasing voltage, VB, decreases, the reaction rate, RR, follows the same graphs shown in FIGS. 6A-6C. In particular, when the biasing voltage, VB, decreases to a level that is below the reaction cutoff voltage, VRCO, the reaction rate, RR, falls to zero as all of the targeted bonds at the surface of the substrate return to their respective ground states.


As can be clearly taken from the graphs shown in FIGS. 6A-6C, the (substantially) fixed slope of the reaction rate, RR, between the voltages, VRTH and VRTHV, or in other words, the difference between such two voltages, may be a function of a material used in (the surface of) the substrate being processed. In particular, the difference between the voltages, VRTH and VRTHV, may be due: to atomic level imperfections on surface of a single crystal material such as a, semiconductor or insulator (e.g., FIG. 6A); to atomic level imperfections on surface of a metal, metal alloy or nano-material and related grain boundaries (e.g., FIG. 6B); or to presence of 3-dimensional (3D) structures of a polymer, a composite or other 3D material (e.g., FIG. 6C). As described later in the present disclosure, teachings according to the present disclosure describe a waveform to produce a biasing signal having a voltage level, VB, that is specifically targeted to the material used in the substrate such as to control activation (or deactivation) of the reaction governed by the reaction rate, RR, graphs shown in, for example, FIGS. 6A-6C. In particular, specific waveforms for each of the materials represented by the reaction rate, RR, graphs of FIG. 6A, FIG. 6B and FIG. 6C are respectively shown in FIG. 7A, FIG. 7B and FIG. 7C.



FIGS. 7A-7C show graphs representative of waveforms for EEMP biasing signals, V(t), according to some exemplary embodiments of the present disclosure for processing of different materials. In particular, FIG. 7A shows a waveform for processing of a single crystal material such as a semiconductor or insulator; FIG. 7B shows a waveform for processing of a metal, metal alloy or nano-material; and FIG. 7C shows a waveform for processing of a polymer, a composite, or a 3D material. It should be noted that such graphs represent ideal voltage levels (e.g., VB, VBN) of the biasing signal, V(t), for use in the EEMP process according to the present disclosure described above, which may include control of the potential, VFP, to a known level, such as zero volts or other fixed known level, and energizing of free electrons in the DC plasma with voltage/potential levels (e.g., VB) that are referenced to the potential, VFP.


Each of the graphs of FIGS. 7A-7C represents one cycle, denoted as, TEEMP, of the waveform for the (periodic) biasing signal, V(t). The EEMP processing of a material on a surface of a substrate may be performed by the biasing signal, V(t), generated via a repetition of a predetermined number of cycles, TEEMP, according to a priori acquired process knowledge. Different EEMP processing (e.g., having respective RR characteristics) may be sequentially performed on a same substrate in view of layers of different material in the substrate and/or different operating conditions of the DC plasma reaction chamber and/or (controlled/preset) level of the potential, VFP.


With continued reference to FIGS. 7A-7C, according to an embodiment of the present disclosure, the cycle, TEEMP, of the waveform of the biasing signal, V(t), may include three distinct phases (e.g., time intervals, time segments), ΔTBP, ΔTBN, and ΔTBZ, respectively including a voltage level that is above zero volts (or the reference voltage level), below zero volts, and equal to zero volts. In other words, during the time interval, ΔTBP, a level, VB, of the biasing signal, V(t), is strictly greater than zero volts (or the reference voltage level); during the time interval, ΔTBN, the level, VBN, of the biasing signal, V(t), is strictly less than zero volts; and during the time interval, ΔTBZ, the level of the biasing signal, V(t), is equal to the zero volts.


According to an embodiment of the present disclosure, the duration of the cycle, TEEMP, of the waveform shown in FIGS. 7A-7C may be in a range from 1 μs to 10 μs, or in other words, a frequency of the biasing signal, V(t), may be in a range from 100 KHz to 1 MHz. According to a further embodiment of the present disclosure, the waveform of the biasing signal, V(t), may be free of a DC component, or in other words, an integral over a cycle of the waveform shown in FIGS. 7A-7C may have a value of zero. Such DC-free characteristic of the waveform according to the present teachings may allow for maintaining an average local surface potential of the substrate during application of the biasing signal, V(t), that is (substantially) equal to the preset/controlled local surface potential (e.g., VFP) of the substrate as described above with reference to, for example, FIGS. 2A-4C. In other words, the DC-free characteristic of the waveform may allow application of (substantially) same voltage levels (e.g., VB, VBN) shown in FIGS. 7A-7C (to free electrons) on the surface of the substrate. It should be noted that for a case where the potential VFP is adjusted (e.g., preset, controlled) to a (fixed and known) level that is different from zero volts, the waveform may be adjusted to include a DC component that is equal to the level of the potential VFP, or in other words, by replacing the 0V reference in FIGS. 7A-7C with the adjusted value of the potential VFP.


According to an embodiment of the present disclosure, length of each of the time intervals ΔTBP, ΔTBN, and ΔTBZ shown in FIGS. 7A-7C may be based on the type of material (at the surface) of the substrate, including the corresponding reaction rate, RR, described above with reference to FIGS. 6A-6C. In particular, a ratio of a length of the time interval ΔTBP to a length of the time interval ΔTBN may be in a range from (about) 1/10 to (about) 1/1. For example, for a case of a crystal material (e.g., FIG. 7A) the ratio may be about 10/65 (+/−10%); for a case of a metal material (e.g., FIG. 7B) the ratio may be about 1/2 (+/−10%); and for a case of a complex material (e.g., FIG. 7C) the ratio may be about 1/1 (+/−10%). Furthermore, as shown in FIGS. 7A-7C, a ratio of a length of the time interval ΔTBZ to a length of the entire cycle, TEEMP, may be about 1/4 (+/−10%). According to a nonlimiting embodiment of the present disclosure, the length of the time interval ΔTBZ may be solely based on the length of the entire cycle, TEEMP, and independent from respective lengths of the time intervals ΔTBP and ΔTBN.


For an exemplary nonlimiting case shown in FIGS. 7A-7C, a ratio of the time intervals (ΔTBP, ΔTBN, ΔTBZ) to the length of the entire cycle, TEEMP, may be about (e.g., +/−10%):(10/100, 65/100, 25/100) for a case of a crystal material (e.g., FIG. 7A); (25/100, 50/100, 25/100) for a case of a metal material (e.g., FIG. 7B); and (37.5/100, 37.5/100, 25/100) for a case of a complex material (e.g., FIG. 7C). It should be noted that FIGS. 7A-7C show a cycle, TEEMP, having a length of 4 μs (frequency of 250 KHz) which should not be considered as limiting the scope of the present disclosure, since as described above in the present disclosure, such length may be in a range from 1 μs to 10 μs (e.g., frequency of 100 KHz to 1 MHz).


With continued reference to the waveform of FIGS. 7A-7C, during the phase, ΔTBP, the waveform may set the biasing voltage, V(t), to a (positive) level (e.g., VB) for activation of the (targeted) EEMP reaction on the surface of the substrate that is based on collision of energized (free) electrons with the targeted bonds at the surface of the substrate (e.g., with a surface material comprising a single crystal for FIG. 7A, a metal for FIG. 7B, and a complex material for FIG. 7C). According to an embodiment of the present disclosure, a length during which the (high) level, VB, of the biasing voltage, V(t), is maintained must be long enough to hold the energized (free) electrons at the surface of the substrate to react with the targeted bonds. It should be noted that such length may not include (portion of) the rising or falling slopes contained in the phase, ΔTBP, shown in FIGS. 7A-7C (e.g., during which the biasing voltage (V(t) is not at the target high level, VB).


Furthermore, during the phase, ΔTBN, the waveform of FIGS. 7A-7C may set the biasing signal, V(t), to a (negative) level, VBN, for deactivation of the EEMP reaction on the surface of the substrate and to further discharge (e.g., repel) any free electrons from the surface of the substrate, thereby neutralizing a charge on the substrate. It should be noted that during the phase, ΔTBN, a kinetic energy may be imparted by the (negative) level, VBN, of the biasing signal, V(t), to free ions in the DC plasma which may therefore cause the energized free ions to slowly move toward the surface of the substrate, thereby further participating in the neutralization of the substrate. It should further be noted that due to their low energy levels, the energized free ions may (must) not cause any reaction with bonds at the surface of the substrate. A magnitude of the voltage level, VBN, of the basing signal, V(t), may therefore be sufficiently high (e.g., more negative) to cause the free ions to move slowly, and a duration of the phase, ΔTBN, may be sufficiently long to cause, in combination with the magnitude of the voltage level, VBN, and duration of the phase, ΔTBP, suppression (or control) of a DC component of the biasing signal V(t).


During the phase, ΔTBZ, the waveform of FIGS. 7A-7C may set a voltage level of the biasing signal, V(t), to zero (or at a same preset level of the floating potential, VFP). Accordingly, the phase, ΔTBZ, may be used to restore a same initial biasing condition of the substrate for the start of each cycle, TEEMP, of the biasing signal, V(t), such initial biasing condition based on the preset level of the floating potential, VFP. This in turn may allow for a more stable and accurate process (EEMP) when compared to other prior art processes. Accordingly, based on the provided description, each of the phases ΔTBP, ΔTBN, and ΔTBZ of the cycle, TEEMP, that describe the waveform of the biasing signal, V(t), may respectively be referred to as: an active (EEMP) reaction phase; a (EEMP) neutralization phase; and an (EEMP) initialization phase, where the latter two phases are inactive phases with respect to the targeted (EEMP) reaction.



FIG. 8A shows a graph representative of an idealized waveform for the EEMP biasing signals, V(t), described above with reference to FIGS. 7A-7C, including further timing details (e.g., time intervals tBR, tBH, and tBR) that describe respective portions of the waveform during the active phase, ΔTBP. In particular, the time interval, tBR, may define a transition duration of time that takes the biasing signal, V(t), to reach the target high level, VB, from a start value (e.g., V(t)=0) at start of the phase; the time interval, tBH, may define an effective duration of time during which the biasing signal, V(t), is at the target high level, VB; and the time interval, tBF, may define a transition duration of time that takes the biasing signal, V(t), to go back to the start value (e.g., V(t)=0) at the end of the active phase, ΔTBP. In other words, the time interval, tBR, may define the rising (e.g., leading) edge slope of the biasing signal, V(t), to reach the high level, VB, from the start value, and the time interval, tBF, may define the falling (e.g., trailing) edge slope of the biasing signal, V(t), to go back to the start value.


With continued reference to FIG. 8A, during the time interval, tBH, the biasing signal, V(t) is at the high level, VB, which is above (greater than) the reaction threshold voltage, VRTH, and therefore, as described above with reference to, for example, FIGS. 6A-6C, the targeted bonds may reach their respective excited states so long that, as described above with reference to, for example, FIGS. 7A-7C, the duration of the time interval, tBH, is sufficiently long to hold the energized (free) electrons on the surface of the substrate to react with the targeted bonds. According to an exemplary embodiment of the present disclosure, a ratio of a length of the time interval, tBH, to a length of the active phase, ΔTBP, may be in a range from about 1/4 (e.g., +/−10%) to about 3/4 (e.g., +/−10%). Accordingly, considering a case for EEMP processing of a single crystal material (e.g., FIG. 6A and FIG. 7A described above), with a periodic biasing signal, V(t), having a frequency of 250 KHz, and therefore a length of the cycle, TEEMP, equal to 4 μs, then the length of the time interval, tBH, may be in a range from about 0.1 μs to about 0.3 μs.


With further reference to FIG. 8A, as the biasing signal, V(t), rises at the start of the active phase, ΔTBP, a level of the biasing signal, V(t), that is above the reaction threshold voltage, VRTH, may be reached during a portion of the time interval, tBR. Likewise, as the biasing signal, V(t), decreases at the end of the time interval, tBH, a level of the biasing signal, V(t), that is above the reaction threshold voltage, VRTH, may be maintained during a portion of the time interval, tBF. Accordingly, in an ideal case where the voltage levels shown in FIG. 8A are effectively seen by the free electrons in the DC plasma, then the portions of the time intervals, tBR and tBF, where the level of the biasing signal, V(t), is above the reaction threshold voltage, VRTH, may be included in the determination (or interpretation) of the reaction rate, RR, graphs described above with reference to FIGS. 6A-6C. However, as the rising and falling edge slopes defined by the time intervals, tBR and tBF, may be very steep (high level VB can be in a range from 10 volts to about 200 volts), said portions of time may be regarded as irrelevant/insignificant when compared to a minimum amount of time required to hold the energized (free) electrons on the surface of the substrate to react with the targeted bonds.



FIG. 8B shows a graph representative of a practical waveform for the EEMP biasing signals. Such waveform represents a practically achievable waveform that may be modelled from the ideal waveform described above with reference to FIG. 8A. In particular, the practical waveform of FIG. 8B includes gradual and curved transitions to/from corresponding steady state levels (e.g., VB, VBN, zero volts) as shown in the figure. Such practical waveform may be generated by an electronic instrument, that may include a power amplifier (e.g., such as for example, coupled to or part of, the biasing signal generator of FIG. 4A), whose output is coupled to a load under perfect matching conditions. However, such perfect matching conditions may not be provided by the capacitive load (e.g., stage S of FIG. 4A) in the DC plasma processing according to the present disclosure, and therefore, as shown in FIG. 8C, signal reflections and related distortions may be expected, including ringing, prior to settling to the steady state levels (e.g., VB, VBN, zero volts).


The ringing shown in FIG. 8C may include ringing (e.g., VBU) of the biasing signal, V(t), during the active phase, ΔTBP, prior to settling to the target high level, VB, as well as during the neutralization phase, ΔTBN, prior to settling to the target low level, VBN. As shown in FIG. 8C, the ringing during the active phase, ΔTBP, may be represented by an uncertainty voltage spread, VBU, that extends above the target high level, VB, by an overshoot voltage, VBOS, and extends below the target high level, VB, by an undershoot voltage, VBUS. A person skilled in the art will clearly realize that the uncertainty voltage spread, VBU, may perturb activation of the EEMP targeted reaction during the active phase, ΔTBP, as the undershoot voltage, VBUS, may cause a level of the biasing signal, V(t), to fall below the reaction threshold voltage, VRTH, and the overshoot voltage, VBOS, may cause a level of the biasing signal, V(t), to reach a reaction threshold voltage, V′RTH, of non-targeted bonds that may be present at the surface of the substrate. On the other hand, the ringing during the neutralization phase, ΔTBN, may not noticeably affect the EEMP process as the free ions are held well below the reaction energy for any ion driven reactions (e.g., thermal chemistry reactions). According to an embodiment of the present disclosure, a reduction of the ringing shown in FIG. 8C, including the ringing during the active phase, ΔTBP, may be provided by predistortion (e.g., distortion compensation) of the biasing signal, V(t).



FIG. 9A shows graphs representative of a digitized waveform (WF, digital samples marked by circles) for generation of the practical waveform of FIG. 8B, and a corresponding digitized waveform with predistortion (WFP, digital samples marked by squares). In particular, generation of the practical waveform of FIG. 8B may be provided by uploading corresponding digital samples of the digitized waveform, WF, to a digital signal generator whose output may be provided to a power amplifier (e.g., such as for example, coupled to or part of, the biasing signal generator of FIG. 4A). Likewise, generation of a corresponding practical waveform with predistortion may be provided by uploading the digital samples of the digitized waveform with predistortion, WFP, to the digital signal generator.


With continued reference to FIG. 9A, predistortion may be used to alter/equalize the slopes/transitions of the digitized waveform with predistortion, WFP, such as to generate a practical pre-distorted waveform (e.g., WFP) that when subjected to the capacitive loading conditions of the stage (e.g., S of FIG. 4A), as shown in FIG. 9B, a reduction in the amount of ringing may be provided. As shown in FIG. 9B, use of the predistortion may cause a reduction of the uncertainty voltage spread, VBU, such as during the entire active phase, ΔTBP, a level of the biasing signal, V(t), may remain above the targeted reaction threshold voltage, VRTH, and below any non-targeted reaction threshold voltage, V′RTH. It should be noted that such predistortion may result in a waveform that includes a desired length of the time interval, tBH, during which the biasing signal, V(t), is at the target high level, VB. In other words, the predistortion may preserve the length of the time interval, tBH, described above with reference to, for example, FIG. 8A.



FIG. 10A shows graphs representative of gain versus frequency (e.g., graph G1) of a band-limited linear power amplifier according to an embodiment of the present disclosure and a gain versus frequency (e.g., graph G2) of a conventional power amplifier. According to an embodiment of the present disclosure, the bandlimited linear power amplifier used for the EEMP processing, may include a gain, G1, that is flat within 0.75 dB in a frequency range from 10 KHz to 10 MHz as shown in FIG. 10A. Such operating (passband) range of the bandlimited linear power amplifier is selected in view of the 100 KHz to 1 MHz frequency range of operation of the biasing signal, V(t), such as to reduce any corresponding (higher frequency) harmonics that may be reflected from the capacitive load and generate distortion of the signal, including portion of the ringing (e.g., the uncertainty voltage spread, VBU) shown in FIG. 8C and FIG. 9B.



FIG. 10B shows a graph representative of an analog waveform generated from the digitized waveform with predistortion, WFP, of FIG. 9A through the band-limited linear power amplifier of FIG. 10A under capacitive loading conditions. In particular, when compared to the waveform described above with reference to FIG. 9B, a reduction in the uncertainty voltage spread, VBU, may be observed, indicative of an even larger process window for control/operation of the targeted EEMP reaction. It should be noted that the waveform of FIG. 9B may be reproduced by the conventional power amplifier whose gain versus frequency, G2, is shown in FIG. 10A. In particular, as shown in FIG. 10A, a cut off frequency, fC2, of the conventional power amplifier being substantially greater than a cut off frequency, fC1, of the band-limited linear power amplifier according to the present teachings, may pass the higher frequency harmonics of the biasing signal, V(t), and therefore reproduce such harmonics as distortion.



FIG. 11 is a process chart (1100) showing various steps of a method according to an embodiment of the present disclosure for processing a surface of a substrate. As shown in FIG. 11, such steps comprise: placing a substrate on a support stage in a region of a DC plasma reaction chamber configured to produce a positive column of DC plasma, according to step (1110); generating the DC plasma, according to step (1120); presetting a floating potential at the surface of the substrate to a reference potential, according to step (1130), and; capacitively coupling, to the support stage, a periodic biasing signal having a biasing voltage that is referenced to the floating potential, the periodic biasing signal comprising: an active phase having a positive voltage that is based on a known reaction threshold voltage of targeted chemical bonds of atoms at the surface of a substrate; a neutralization phase having a negative voltage; and an initialization phase having a zero voltage, according to step (1140).


A number of embodiments of the disclosure have been described. Nevertheless, it will be understood that various modifications may be made without departing from the spirit and scope of the present disclosure. Accordingly, other embodiments are within the scope of the following claims.


The examples set forth above are provided to those of ordinary skill in the art as a complete disclosure and description of how to make and use the embodiments of the disclosure and are not intended to limit the scope of what the inventor/inventors regard as their disclosure.


Modifications of the above-described modes for carrying out the methods and systems herein disclosed that are obvious to persons of skill in the art are intended to be within the scope of the following claims. All patents and publications mentioned in the specification are indicative of the levels of skill of those skilled in the art to which the disclosure pertains. All references cited in this disclosure are incorporated by reference to the same extent as if each reference had been incorporated by reference in its entirety individually.


It is to be understood that the disclosure is not limited to particular methods or systems, which can, of course, vary. It is also to be understood that the terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting. As used in this specification and the appended claims, the singular forms “a,” “an,” and “the” include plural referents unless the content clearly dictates otherwise. The term “plurality” includes two or more referents unless the content clearly dictates otherwise. Unless defined otherwise, all technical and scientific terms used herein have the same meaning as commonly understood by one of ordinary skill in the art to which the disclosure pertains.

Claims
  • 1. A direct-current (DC) plasma system for processing of a substrate, comprising: a DC plasma reaction chamber configured to contain a DC plasma;a substrate support stage arranged in a positive column of the DC plasma; anda biasing signal generator that is coupled to the substrate support stage, the biasing signal generator configured to generate a periodic biasing signal having a voltage that is referenced to a floating potential that develops at a surface of the substrate placed on the substrate support stage,wherein a cycle of the periodic biasing signal consists of: an activation time interval having a positive voltage with reference to the floating potential;a neutralization time interval having a negative voltage with reference to the floating potential; andan initialization time interval having a zero voltage with reference to the floating potential.
  • 2. The direct-current (DC) plasma system of claim 1, wherein: the initialization time interval immediately follows the neutralization time interval.
  • 3. The direct-current (DC) plasma system of claim 1, wherein: the neutralization time interval immediately follows the activation time interval.
  • 4. The direct-current (DC) plasma system of claim 1, wherein: the initialization time interval immediately follows the neutralization time interval, andthe neutralization time interval immediately follows the activation time interval.
  • 5. The direct-current (DC) plasma system of claim 1, wherein: the length of the cycle of the periodic biasing signal is in a range from 1 μs to 10 μs.
  • 6. The direct-current (DC) plasma system of claim 1, wherein: a ratio of a length of the initialization time interval to a length of the cycle of the periodic biasing signal is about 25/100.
  • 7. The direct-current (DC) plasma system of claim 1, wherein: a ratio of a length of the activation time interval to a length of the neutralization time interval is in a range from 1/10 to 1/1.
  • 8. The direct-current (DC) plasma system of claim 1, wherein: the biasing signal generator is capacitively coupled to the substrate support stage.
  • 9. The direct-current (DC) plasma system of claim 1, wherein: the substrate support stage presents a capacitive load to the biasing signal generator.
  • 10. The direct-current (DC) plasma system of claim 1, further comprising: a sensor configured to measure the floating potential; andcontrol electronics configured to adjust the floating potential based on measurement of the floating potential provided by the sensor.
  • 11. The direct-current (DC) plasma system of claim 10, wherein: the sensor includes a reference plate made of a conductive material arranged in the positive column of the DC plasma.
  • 12. The direct-current (DC) plasma system of claim 10, wherein: the biasing signal generator is configured to operate from a supply voltage that is referenced to a reference ground potential, andthe control electronics adjusts the floating potential to be equal to the reference ground potential.
  • 13. The direct-current (DC) plasma system of claim 10, wherein: the biasing signal generator is configured to operate from a supply voltage that is referenced to a reference ground potential, andthe control electronics adjusts the floating potential to be at a known non-zero offset from the reference ground potential.
  • 14. The direct-current (DC) plasma system of claim 12, wherein: the control electronics adjusts a potential of an anode of the DC plasma reaction chamber.
  • 15. The direct-current (DC) plasma system of claim 12, wherein: the control electronics adjusts a potential of an anode of the DC plasma reaction chamber without affecting a current that flows between the anode and a cathode of the DC plasma reaction chamber for providing the DC plasma.
  • 16. The direct-current (DC) plasma system of claim 1, wherein: the positive voltage is a preset voltage that is based on a known reaction threshold voltage of targeted chemical bonds of atoms at the surface of the substrate.
  • 17. The direct-current (DC) plasma system of claim 1, wherein: the positive voltage is equal to a reaction threshold voltage of targeted chemical bonds of atoms at the surface of the substrate.
  • 18. The direct-current (DC) plasma system of claim 1, wherein: the positive voltage is equal to, or greater than, a reaction threshold voltage of targeted chemical bonds of atoms at the surface of the substrate.
  • 19. The direct-current (DC) plasma system of claim 18, wherein: the positive voltage is smaller than, a reaction threshold voltage of non-targeted chemical bonds of atoms at the surface of the substrate.
  • 20. The direct-current (DC) plasma system of claim 18, wherein: the positive voltage is strictly greater than the reaction threshold voltage of the targeted chemical bonds of atoms for a duration of time that is in a range from ¼ to ¾ of the activation time interval.
  • 21. The direct-current (DC) plasma system of claim 18, wherein: the negative voltage has a magnitude that is sufficiently low to hold energy levels of free ions in the positive column below reaction energy levels of all chemical bonds of atoms at the surface of the substrate.
  • 22. The direct-current (DC) plasma system of claim 18, wherein: the targeted chemical bonds are of atoms of a material that consists of one of: a) a single crystal; b) a metal; or c) a complex or 3D material.
  • 23. The direct-current (DC) plasma system of claim 22, wherein: the single crystal or 2D material includes a semiconductor or insulator material.
  • 24. The direct-current (DC) plasma system of claim 23, wherein: the ratio of the length of the activation time interval to the length of the neutralization time interval is about 10/65.
  • 25. The direct-current (DC) plasma system of claim 22, wherein: the targeted chemical bonds are of atoms of a metal or metal alloy, andthe ratio of the length of the activation time interval to the length of the neutralization time interval is about 1/2.
  • 26. The direct-current (DC) plasma system of claim 22, wherein: the complex or 3D material includes one of: a polymer; a composite or a three-dimensional material.
  • 27. The direct-current (DC) plasma system of claim 26, wherein: the ratio of the length of the activation time interval to the length of the neutralization time interval is about 1/1.
  • 28. The direct-current (DC) plasma system of claim 1, wherein: a DC content of the periodic biasing signal is zero.
  • 29. The direct-current (DC) plasma system of claim 1, wherein: the periodic biasing signal comprises predistortion configured to reduce ringing during the active phase.
  • 30. The direct-current (DC) plasma system of claim 29, wherein: the biasing signal generator comprises a digital signal generator configured to receive digital samples that include distortion compensation for generation of the periodic biasing signal.
CROSS REFERENCE TO RELATED APPLICATIONS

The present application is a continuation application of U.S. patent application Ser. No. 18/530,116, entitled “Electron Bias Control Signals for Electron Enhanced Material Processing” filed on Dec. 5, 2023, which, in turn, is a continuation application of U.S. patent application Ser. No. 18/306,603, entitled “Electron Bias Control Signals for Electron Enhanced Material Processing” filed on Apr. 25, 2023, now U.S. Pat. No. 11,887,823 issued on Jan. 30, 2024, which, in turn, is a division of U.S. patent application Ser. No. 17/668,301, entitled “Electron Bias Control Signals for Electron Enhanced Material Processing” filed on Feb. 9, 2022, now U.S. Pat. No. 11,688,588 issued on Jun. 27, 2023, the disclosures of all of which are incorporated herein by reference in their entirety. The present application is related to U.S. Application No. 17,524,330, entitled “DC Plasma Control for Electron Enhanced Material Processing” filed on Nov. 11, 2021, the disclosure of which is incorporated herein by reference in its entirety.

US Referenced Citations (47)
Number Name Date Kind
5502354 Correa et al. Mar 1996 A
5535906 Drummond Jul 1996 A
5576939 Drummond Nov 1996 A
5682067 Manley Oct 1997 A
5882538 Martin Mar 1999 A
6022587 Hey Feb 2000 A
6027663 Martin Feb 2000 A
6033587 Martin Mar 2000 A
6123864 Tam et al. Sep 2000 A
6258287 Martin Jul 2001 B1
6399151 Lee Jun 2002 B2
6399507 Nallan Jun 2002 B1
6579463 Winningham Jun 2003 B1
6656568 Winningham Dec 2003 B1
6660127 Nallan Dec 2003 B2
6776170 Liu Aug 2004 B2
6784085 Cuomo Aug 2004 B2
6852195 Martin Feb 2005 B2
7431796 Martin Oct 2008 B2
10373804 Koh Aug 2019 B2
10566212 Kanarik Feb 2020 B2
11539951 Naser Dec 2022 B2
11599228 Lee Mar 2023 B2
11664195 Goddard May 2023 B1
11676797 Goddard Jun 2023 B2
11688588 Sando Jun 2023 B1
11715623 Goddard Aug 2023 B2
11721558 Kanarik Aug 2023 B2
11869747 Anz Jan 2024 B1
11887823 Sando Jan 2024 B2
11942306 Anz Mar 2024 B1
12027348 Sando Jul 2024 B2
20040163763 Martin Aug 2004 A1
20040226657 Hoffman Nov 2004 A1
20060127601 Murakami et al. Jun 2006 A1
20130255717 Rose et al. Oct 2013 A1
20140117861 Finley May 2014 A1
20140375299 Belostotskiy et al. Dec 2014 A1
20180174860 Kanarik Jun 2018 A1
20180226225 Koh Aug 2018 A1
20190267211 Pan Aug 2019 A1
20230140979 Goddard May 2023 A1
20230143453 Goddard May 2023 A1
20230144264 Goddard May 2023 A1
20230260765 Sando Aug 2023 A1
20240128060 Sando Apr 2024 A1
20240249913 Anz Jul 2024 A1
Foreign Referenced Citations (6)
Number Date Country
3234154 May 2023 CA
3664450 Jun 2020 EP
201501236 Jan 2015 TW
02073654 Sep 2002 WO
WO-2020117628 Jun 2020 WO
WO-2023086731 May 2023 WO
Non-Patent Literature Citations (12)
Entry
International Search and Written Opinion for International application No. PCT/US2023/060988 filed Jan. 20, 2023 on behalf of Velvetch LLC, Mail Date: Apr. 25, 2023. (9 pages).
Non-Final Office Action for U.S. Appl. No. 18/301,126, filed Apr. 14, 2023 filed on behalf of Velvetch LLC, Mail Date: Aug. 17, 2023 (16 pages).
Non-Final Office Action for U.S. Appl. No. 18/301,126, filed Apr. 14, 2023 filed on behalf of Velvetch LLC, Mail Date: Mar. 14, 2024 (12 pages).
Notice of Allowance for U.S. Appl. No. 18/474,114, filed Sep. 25, 2023 on behalf of Velvetch LLC, Mail Date: Jan. 29, 2024, (14 pages).
Taiwan Office Action for Taiwan Patent Application No. 112130547 filed on Aug. 15, 2023 on behalf of Velvetch LLC, Issued Date: Apr. 11, 2024 (12 pages). (Original + English translation).
Taiwan Office Action with Search Report for Taiwan Application No. 112103947 filed Feb. 4, 2023 on behalf of Velvetch LLC, Mail Date: Feb. 2, 2024, Chinese + English translation (9 pages).
1.98(d) Certification Statement + List. Date of Jul. 3, 2024. 1 page.
Australian First Examination Report for Australian Patent Application No. 2022386575 filed on Mar. 21, 2024 on behalf of Velvetch LLC, Issued Date: Apr. 9, 2024 (4 pages).
Australian First Examination Report for Australian Patent Application No. 2023217682 filed on May 29, 2024 on behalf of Velvetch LLC. Issued Date: Jun. 5, 2024 (3 pages).
Final Office Action issued for U.S. Appl. No. 18/301,126, filed Apr. 13, 2024 on behalf of Velvetch LLC. Mail Date: May 31, 2024. 15 Pages.
International Search Report and Written Opinion issued for International PCT Application No. PCT/US2024/17438 filed on Feb. 27, 2024 on behalf of Velvetch LLC. Mail Date: Jul. 1, 2024. 10 pages.
Non-Final Office Action issued for U.S. Appl. No. 18/435,576, filed Feb. 7, 2024 on behalf of Velvetch LLC. Mail Date: Jun. 28, 2024. 9 Pages.
Related Publications (1)
Number Date Country
20240321561 A1 Sep 2024 US
Divisions (1)
Number Date Country
Parent 17668301 Feb 2022 US
Child 18306603 US
Continuations (2)
Number Date Country
Parent 18530116 Dec 2023 US
Child 18672789 US
Parent 18306603 Apr 2023 US
Child 18530116 US