Claims
- 1. An electronic structure comprising:
- a substrate comprising a dielectric material with a metallizable surface;
- a mixed metal layer having a thickness of at least about 5 microns deposited over said substrate, said mixed metal layer comprising at least one ductile, thermally conductive metal having a coefficient of thermal expansion of at least about 7 ppm./.degree.C. and at least one other metal having a coefficient of thermal expansion up to about 5 ppm./.degree.C.; and
- at least one integrated circuit chip mounted with one side in contact with only said mixed metal layer, said chip comprising a material having a higher coefficient of thermal expansion than said substrate.
- 2. A structure according to claim 1 wherein the dielectric material is diamond.
- 3. A structure according to claim 2 wherein the diamond is polycrystalline diamond.
- 4. A structure according to claim 2 wherein the integrated circuit chip is of gallium arsenide.
- 5. A structure according to claim 4 wherein the thickness of the mixed metal layer is at least about 10 microns.
- 6. A structure according to claim 5 wherein the ductile metal is copper.
- 7. A structure according to claim 6 wherein the other metal is tungsten.
- 8. A structure according to claim 7 wherein the mixed metal layer comprises about 80-90% tungsten.
- 9. A structure according to claim 4 further comprising a substrate bond coat between the substrate and the mixed metal layer.
- 10. A structure according to claim 4 wherein the integrated circuit chip is metallized.
- 11. A structure according to claim 4 further comprising at least one metal layer selected from the group consisting of solder bond coats and diffusion barriers.
- 12. A structure according to claim 4 further comprising a compliant layer having a thickness of at least about 20 microns between said mixed metal layer and said substrate, said compliant layer consisting of at least one ductile, electrically conductive metal.
- 13. A structure according to claim 12 wherein the compliant layer is of aluminum, silver, copper or gold.
- 14. A structure according to claim 12 wherein the thickness of the mixed metal layer is about 10-20 microns.
- 15. A structure according to claim 12 wherein the ductile metal is copper.
- 16. A structure according to claim 15 wherein the other metal is tungsten.
- 17. A structure according to claim 16 wherein the mixed metal layer comprises about 80-90% tungsten.
- 18. A structure according to claim 12 further comprising a substrate bond coat between the substrate and the mixed metal layer.
- 19. A structure according to claim 12 wherein the integrated circuit chip is metallized.
- 20. A structure according to claim 12 further comprising at least one metal layer selected from the group consisting of solder bond coats and diffusion barriers.
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a continuation-in-part of application Ser. No. 08/279,379, filed Jul. 25, 1994 now abandoned.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4788627 |
Ehlert et al. |
Nov 1988 |
|
5324987 |
Iacovangelo et al. |
Jun 1994 |
|
5356661 |
Doi et al. |
Oct 1994 |
|
Foreign Referenced Citations (5)
Number |
Date |
Country |
113088 |
Dec 1983 |
EPX |
194475 |
Feb 1986 |
EPX |
297569 |
Jun 1988 |
EPX |
538798 |
Oct 1992 |
EPX |
56-085842 |
Dec 1979 |
JPX |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
279379 |
Jul 1994 |
|