This U.S. non-provisional patent application claims priority under 35 U.S.C. §119 of Korean Patent Application No. 10-2012-0105893, filed on Sep. 24, 2012, the entire contents of which are hereby incorporated by reference.
The present invention disclosed herein relates to an electronic circuit and a method of fabricating the same, and more particularly, to a stretchable electronic circuit and a method of fabricating the same.
Recently, importance of stretchable electronic circuits has been increased along with the development of multimedia. Stretchable electronic circuits may be used in various fields such as sensor skin for robots, wearable communication devices, implantable or wearable biodevices, and/or advanced displays. Therefore, there is a need to fabricate organic light emitting displays (OLEDs), liquid crystal displays (LCDs), electrophoretic displays (EPDs), plasma display panels (PDPs), thin-film transistors (TFTs), microprocessors, and random access memories (RAMs) on stretchable substrates. Stretchable electronic circuits must maintain electrical functions even in the case that a substrate expands or contracts due to an external force.
The present invention provides an electronic circuit maintaining circuit functions while accommodating an external force.
The present invention also provides a method of fabricating an electronic circuit applicable to large-area devices as well as having reliability.
The object of the present invention is not limited to the aforesaid, but other objects not described herein will be clearly understood by those skilled in the art from descriptions below.
Embodiments of the present invention provide electronic circuits including: a substrate including a device region and an interconnection region; an electronic device disposed on the device region; a conductive line disposed on the interconnection region to electrically connect the electronic devices; and a capping layer on the substrate, wherein the device region may be flat; and wherein the interconnection region may have an uneven portion.
In some embodiments, the uneven portion may include a concave portion and a convex portion; and wherein the concave portion and the convex portion may have a round shape.
In other embodiments, the concave portion may have a height equal to or lower than that of the device region and the convex portion may have a height higher than that of the concave portion.
In still other embodiments, the conductive line may extend along the uneven portion and may have a wavy curve.
In even other embodiments, the uneven portion may have a wavy shape in which a wave propagates in one direction, a wavy shape in which a wave propagates in one direction and the other direction perpendicular to the one direction, a wavy shape in which a wave propagates in a zigzag direction, or a wavy shape in which a wave propagates in an irregular direction.
In yet other embodiments, the substrate and the capping layer may include an elastic polymer material.
In other embodiments of the present invention, methods of fabricating an electronic circuit including: providing a substrate including an interconnection region and a device region; forming a conductive line in the interconnection region and forming an electronic device in the device region; and forming a capping layer on the substrate, wherein the interconnection region may have an uneven portion, and wherein the device region may be flat.
In some embodiments, the providing of the substrate may include: providing a mother substrate coated with a photoresist layer including a first region and a second region; forming a wavy pattern in the first region by using a grayscale photomask; coating the photoresist layer with an elastic polymer to form the substrate; and separating the substrate from the mother substrate and the photoresist layer.
In other embodiments, the first region may have a position corresponding to the interconnection region of the substrate and an inverted structure of the interconnection region of the substrate, and wherein the second region may have a position corresponding to the device region of the substrate and an inverted structure of the device region of the substrate.
In still other embodiments, the providing of the substrate may include: coating a mother substrate with an elastic polymer including a photoinitiator to form the substrate; and forming the uneven portion by using a grayscale photomask.
In even other embodiments, the method may further include separating the substrate from the mother substrate, after forming the capping layer.
In yet other embodiments, the forming of the uneven portion may include forming a wavy curve in the interconnection region by patterning the substrate.
In further embodiments, the providing of the substrate may include: forming a photoresist layer including a first region and a second region on a mother substrate; forming a square pattern in the first region; forming a round pattern by reflowing the photoresist layer; coating the photoresist layer with an elastic polymer to form the substrate; and separating the substrate from the mother substrate and the photoresist layer.
In still further embodiments, the forming of the round pattern may include forming a pattern having a structure inverted from the uneven portion
In still other embodiments of the present invention, methods of fabricating an electronic circuit including: forming a photoresist layer including a first region and a second region on a mother substrate; forming a curved portion having a wavy shape in the first region; coating the photoresist layer with an elastic polymer to form a substrate including an interconnection region having an uneven portion and a flat device region; forming a conductive line in the interconnection region of the substrate and forming an electronic device in the device region of the substrate; forming a capping layer on the substrate; and separating the substrate from the photoresist layer.
In some embodiments, the uneven portion may extend along the curved portion.
In other embodiments, the forming of the curved portion may include: forming a square pattern in the first region; and forming a round pattern by reflowing the photoresist layer.
In still other embodiments, the forming of the curved portion may include forming a pattern having the wavy shape in the first region by using a grayscale photomask.
In even other embodiments, the method may further include forming an auxiliary substrate spaced apart from and facing the capping layer, after separating the substrate.
The accompanying drawings are included to provide a further understanding of the present invention, and are incorporated in and constitute a part of this specification. The drawings illustrate exemplary embodiments of the present invention and, together with the description, serve to explain principles of the present invention. In the drawings:
Preferred embodiments of the present invention will be described with reference to the accompanying drawings to fully understand the constitution and effect of the present invention. The present invention may, however, be embodied in different forms and should not be construed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the present invention to those skilled in the art. It will be understood by those of ordinary skill in the art that the concepts of the present invention may be implemented in any appropriate environment.
In the following description, the technical terms are used only for explaining a specific exemplary embodiment while not limiting the present invention. The terms of a singular form may include plural forms unless referred to the contrary.
The meaning of “comprises” and/or “comprising” specifies a property, a region, a fixed number, a step, a process, an element and/or a component but does not exclude other properties, regions, fixed numbers, steps, processes, elements and/or components.
In the specification, it will be understood that when a layer (or film) is referred to as being ‘on’ another layer or substrate, it can be directly on the other layer or substrate, or intervening layers may also be present.
Also, though terms like a first, a second, and a third are used to describe various regions and layers in various embodiments of the present invention, the regions and the layers are not limited to these terms. These terms are used only to discriminate one region or layer from another region or layer. Therefore, a layer referred to as a first layer in one embodiment can be referred to as a second layer in another embodiment. An embodiment described and exemplified herein includes a complementary embodiment thereof. In the drawings, like reference numerals refer to like elements throughout.
Unless otherwise defined, all terms used in the embodiments of the present invention have meanings understood by those skilled in the art.
Hereinafter, an electronic circuit according to the present invention will be described with reference to the accompanying drawings.
Referring to
The substrate 100 may include an elastic polymer material. For example, the substrate 100 may include polydimethylsiloxane (PDMS). The substrate 100 may include an interconnection region 100a and a device region 100b. The device region 100b may be flat. An uneven portion 110 may be provided in the interconnection region 100a. The uneven portion 110 may include a concave portion 111 and a convex portion 113. The concave portion 111 may have a height equal to or lower than that of the device region 100b. The convex portion 113 may have a height higher than that of the concave portion 111. The concave portion 111 and the convex portion 113 may have a round shape. For example, the uneven portion 110 may have a wavy shape.
Referring to
Referring to
Referring to
Referring to
Referring again to
The electronic device 300 may be provided in the device region 100b of the substrate 100. The electronic device 300 may include at least one of a semiconductor device, an organic light emitting display (OLED), a liquid crystal display (LCD), an electrophoretic display (EPD), a plasma display panel (PDP), a thin-film transistor (TFT), a microprocessor, and/or a random access memory (RAM).
The capping layer 400 may be provided on the substrate 100. The capping layer 400 may cover the conductive line 200 and/or the electronic device 300. The capping layer 400 may protect the conductive line 200 and/or the electronic device 300. The capping layer 400 may include an elastic polymer material, for example, polydimethylsiloxane (PDMS).
An external force may be applied to the electronic circuit 1. The uneven portion 110 of the substrate 100 and/or the conductive line 200 have wavy curves, and thus, may absorb impact. The applied external force may be absorbed by the substrate 100 and/or the conductive line 200. The force applied to the electronic circuit 1 may be dispersed through the capping layer 400 as well as the substrate 100. The conductive line 200 may maintain electrical connection between the electronic devices 300 in spite of external impact. The electronic device 300 may not be affected by the external force by being disposed on the flat device region 100b. Therefore, functions of the electronic circuit 1 may be maintained.
Methods of fabricating an electronic circuit according to embodiments of the present invention will be described below. Hereinafter, for the simplicity of the description, the description overlapping with those of
<Preparation Example 1 of Photoresist Mold>
Referring to
Referring to
Referring to
A photoresist mold 500 including the mother substrate 510 and the photoresist layer 520 having the curved portion 523 may be completed according to the foregoing example of the preparation method.
<Preparation Example 2 of Photoresist Mold>
Referring again to
Referring to
A photoresist mold 500 including the mother substrate 510 and the photoresist layer 520 having the curved portion 523 may be completed according to the foregoing another example of the preparation method.
<Example 1 of Method of Fabricating Electronic Circuit>
Referring to
Referring to
Referring to
Referring to
Referring again to
<Example 2 of Method of Fabricating Electronic Circuit>
Referring to
Referring to
Referring to
Referring to
Referring to
An electronic circuit 3 of the present invention may be completed according to the foregoing example of the method of fabricating an electronic circuit.
<Example 3 of Method of Fabricating Electronic Circuit>
Referring to
Referring to
Referring to
Referring to
Referring again to
Patterning according to a pre-strain method may be difficult to control a position, an area, and a shape in which a pattern is formed. A substrate 100 having the curved interconnection region 100a and the flat device region 100b may be difficult to be prepared by the pre-strain method. The method of fabricating the electronic circuit 1 according to the present invention may easily control areas and positions of the interconnection region 100a and the device region 100b. The uneven portion 110 may be prepared to have a desired structure and/or a desired shape. For example, the uneven portion 110 having a wavy shape may be prepared by controlling an amplitude, a period, and/or directionality. According to the method of fabricating the electronic circuit 1 of the present invention, the electronic circuit 1 may be fabricated in a large area and may have improved reliability.
An electronic circuit according to an embodiment of the present invention may include a substrate having a flat device region and a curved interconnection region. An uneven portion may be provided in the interconnection region. An electronic device may be provided in the device region and a conductive line may be provided in the interconnection region. The uneven portion and the conductive line may have a wavy shape. An external force applied to the electronic circuit may be absorbed by the interconnection region of the substrate and the conductive line. The electronic device may not be affected by the external force. Therefore, functions of the electronic circuit may be maintained.
A method of fabricating an electronic circuit according to the present invention may easily adjust areas and positions of the interconnection region and the device region. Also, a structure and a shape of the uneven portion in the interconnection region may be controlled. That is, an amplitude, a period, and/or directionality of the wavy shape of the uneven portion may be controlled. The method of fabricating an electronic circuit of the present invention may be applied to large-area devices and may improve reliability.
While the present invention has been particularly shown and described with reference to exemplary embodiments thereof, it will be understood by those of ordinary skill in the art that various changes in form and details may be made therein without departing from the spirit and scope of the present invention as defined by the following claims. Therefore, the preferred embodiments should be considered in descriptive sense only and not for purposes of limitation.
Number | Date | Country | Kind |
---|---|---|---|
10-2012-0105893 | Sep 2012 | KR | national |
Number | Name | Date | Kind |
---|---|---|---|
4403272 | Larson | Sep 1983 | A |
5090122 | Kitagawa | Feb 1992 | A |
5095628 | McKenney | Mar 1992 | A |
5147208 | Bachler | Sep 1992 | A |
5179460 | Hinata | Jan 1993 | A |
5188984 | Nishiguchi | Feb 1993 | A |
5245750 | Crumly | Sep 1993 | A |
5288235 | Sobhani | Feb 1994 | A |
5306670 | Mowatt | Apr 1994 | A |
5331203 | Wojnarowski | Jul 1994 | A |
5334279 | Gregoire | Aug 1994 | A |
5364277 | Crumly | Nov 1994 | A |
5560795 | Bruckner | Oct 1996 | A |
5731086 | Gebhardt | Mar 1998 | A |
5821615 | Lee | Oct 1998 | A |
5856641 | Schreiber | Jan 1999 | A |
5924193 | Crumly | Jul 1999 | A |
5928767 | Gebhardt | Jul 1999 | A |
5986334 | Lee | Nov 1999 | A |
6024580 | Dangler | Feb 2000 | A |
6081997 | Chia | Jul 2000 | A |
6246548 | Williams | Jun 2001 | B1 |
6274391 | Wachtler | Aug 2001 | B1 |
6417997 | Williams | Jul 2002 | B1 |
6648675 | Welschholz | Nov 2003 | B2 |
7296345 | Wang | Nov 2007 | B1 |
7329957 | Sakano | Feb 2008 | B2 |
7408257 | Jung | Aug 2008 | B2 |
7413975 | Otsuki | Aug 2008 | B2 |
7838982 | Nakamura | Nov 2010 | B2 |
8033838 | Eldridge | Oct 2011 | B2 |
8198621 | Rogers et al. | Jun 2012 | B2 |
8261437 | Yanagimoto | Sep 2012 | B2 |
8530351 | Nakamura | Sep 2013 | B2 |
8878162 | Bradley | Nov 2014 | B2 |
20030143406 | Siegel | Jul 2003 | A1 |
20040135269 | Otsuki | Jul 2004 | A1 |
20080008824 | Cho | Jan 2008 | A1 |
20080012154 | Chang | Jan 2008 | A1 |
20080012168 | Ra | Jan 2008 | A1 |
20080034581 | Ra | Feb 2008 | A1 |
20080054518 | Ra | Mar 2008 | A1 |
20080095985 | Frey | Apr 2008 | A1 |
20080098596 | Kim | May 2008 | A1 |
20080180890 | Bolis | Jul 2008 | A1 |
20080308976 | Ito | Dec 2008 | A1 |
20100270057 | Yanagimoto | Oct 2010 | A1 |
20100288535 | Hong | Nov 2010 | A1 |
20100327465 | Shen | Dec 2010 | A1 |
20110135248 | Langer | Jun 2011 | A1 |
20110240354 | Furuhata | Oct 2011 | A1 |
20130119652 | Stone | May 2013 | A1 |
20140262444 | Gregoire | Sep 2014 | A1 |
20160165733 | Kim | Jun 2016 | A1 |
Number | Date | Country |
---|---|---|
10-0643684 | Nov 2006 | KR |
Entry |
---|
Dahl-Young Khang et al., “A Stretchable Form of Single-Crystal Silicon for High-Performance Electronics on Rubber Substrates”, SCIENCE, Jan. 13, 2006, pp. 209-212, vol. 311. |
Yugang Sun. et al., “Controlled buckling of semiconductor nanoribbons for stretchable electronics”, Nature Nanotechnology, Dec. 2006, pp. 201-207, vol. 1, Nature Publishing Group. |
Won Mook Choi et al., “Biaxially Stretchable “Wavy” Silicon Nanomembranes”, Nano Letters, 2007, pp. 1655-1663, vol. 7 No. 6, American Chemical Society. |
Kyungyea Park et al., “Stretchable, Transparent Zinc Oxide Thin Film Transistors”, Advanced Functional Materials, 2010, pp. 3577-3582, vol. 20, WILEY-VCH Verlag GmbH & Co. |
Ali Asgar S. Bhagat et al., “Photodefinable polydimethylsiloxane (PDMS) for rapid lab-on-a-chip prototyping”, Lab on a Chip, 2007, pp. 1192-1197, vol. 7, The Royal Society of Chemistry. |
Dae-Hyeong Kim et al., “Materials and noncoplanar mesh designs for integrated circuits with linear elastic responses to extreme mechanical deformations”, PNAS, Dec. 2, 2008, pp. 18675-18680, vol. 105, No. 48. |
Dae-Hyeong Kim et al., “Stretchable and Foldable Silicon Integrated Circuits”, Science, Apr. 25, 2008, pp. 507-511, vol. 320. |
Tsuyoshi Sekitani et al., “A Rubberlike Stretchable Active Matrix Using Elastic Conductors”, SCIENCE, Sep. 12, 2008, pp. 1468-1472, vol. 321. |
Office Action for U.S. Appl. No. 14/089,378 dated Sep. 18, 2015. |
Office Action for U.S. Appl. No. 14/244,087 dated Sep. 16, 2015. |
Number | Date | Country | |
---|---|---|---|
20140085840 A1 | Mar 2014 | US |