The present invention relates to an electronic component and an electronic component device.
Known electronic components include an element body and an external electrode disposed on the element body (see, for example, Patent Literature 1). The element body includes a principal surface and a first side surface adjacent to the principal surface. The external electrode includes a first electrode portion and a second electrode portion. The first electrode portion is disposed on the principal surface. The second electrode portion is disposed on the first side surface and is coupled to the first electrode portion. The principal surface is arranged to constitute a mounting surface opposing an electronic device (e.g., a circuit board or an electronic component) on which the electronic component is solder-mounted.
An object of the present invention is to provide an electronic component and an electronic component device that suppress occurrence of a crack in an element body.
As a result of researches and studies, the present inventors have discovered the following facts. In a case in which the electronic component is solder-mounted on an electronic device (e.g., a circuit board or an electronic component), external force applied onto the electronic component from the electronic device may act as stress on the element body. The external force is applied onto the element body from a solder fillet formed at the solder-mounting, through the external electrode. The stress tends to concentrate on an end edge of the external electrode. For example, the stress tends to concentrate on an end edge of the first electrode portion located on the principal surface arranged to constitute the mounting surface. Therefore, a crack may occur in the element body with the end edge of the first electrode portion serving as an origination.
An electronic component according to a first aspect of the present invention includes an element body of a rectangular parallelepiped shape and an external electrode. The element body includes a principal surface arranged to constitute a mounting surface and a first side surface adjacent to the principal surface. The external electrode includes a first electrode portion and a second electrode portion. The first electrode portion is disposed on the principal surface. The second electrode portion is disposed on the first side surface and is coupled to the first electrode portion. The first electrode portion includes a sintered metal layer, a conductive resin layer formed on the sintered metal layer, and a plating layer formed on the conductive resin layer. The second electrode portion includes a first region and a second region. The first region includes a sintered metal layer and a plating layer formed on the sintered metal layer. The second region includes a sintered metal layer, a conductive resin layer formed on the sintered metal layer, and a plating layer formed on the conductive resin layer. The second region is located closer to the principal surface than the first region.
In the first aspect, the first electrode portion includes the conductive resin layer, and the second region included in the second electrode portion includes the conductive resin layer. Therefore, stress tends not to concentrate on an end edge of the external electrode, even in a case in which external force is applied onto the electronic component through a solder fillet. The end edge of the external electrode tends not to serve as an origination of a crack. Consequently, occurrence of the crack in the element body is suppressed.
In the first aspect, a ratio of a length of the second region in a direction orthogonal to the principal surface, to a length of the element body in the direction orthogonal to the principal surface may be equal to or more than 0.2. In this case, the stress further tends not to concentrate on the end edge of the external electrode. Therefore, the occurrence of a crack in the element body is further suppressed.
In the first aspect, the element body may further include a second side surface adjacent to the principal surface and the first side surface. The external electrode may further include a third electrode portion. In this case, the third electrode portion is disposed in the second side surface and is coupled to the first electrode portion. The third electrode portion may include a third region and a fourth region. In this case, the third region includes a sintered metal layer and a plating layer formed on the sintered metal layer. The fourth region includes a sintered metal layer, a conductive resin layer formed on the sintered metal layer, and a plating layer formed on the conductive resin layer. The fourth region is located closer to the principal surface than the third region. In this configuration, the fourth region included in the third electrode portion includes the conductive resin layer. Therefore, the stress tends not to concentrate on the end edge of the external electrode, even in a case in which the external electrode includes the third electrode portion. Consequently, the occurrence of a crack in the element body is reliably suppressed.
In the first aspect, a ratio of a length of the fourth region in the direction orthogonal to the principal surface, to a length of the element body in the direction orthogonal to the principal surface may be equal to or more than 0.2. In this case, the stress further tends not to concentrate on the end edge of the external electrode. Therefore, the occurrence of a crack in the element body is further suppressed.
An electronic component device according to a second aspect of the present invention includes the electronic component according to the first aspect and an electronic device. The electronic device includes a pad electrode. The pad electrode is coupled to the external electrode via a solder fillet. The solder fillet is formed on the first region and second region included in the second electrode portion.
In the second aspect, the first electrode portion includes the conductive resin layer, and the second region included in the second electrode portion includes the conductive resin layer. Therefore, stress tends not to concentrate on an end edge of the external electrode, even in a case in which external force is applied onto the electronic component through a solder fillet. The end edge of the external electrode tends not to serve as an origination of a crack. Consequently, occurrence of a crack in the element body is suppressed.
In the second aspect, the solder fillet is also formed on the first region in addition to the second region included in the second electrode portion. In the second aspect, a region on which the solder fillet is formed is large, as compared with in an electronic component device where the solder fillet is only formed on the second region. Consequently, mounting strength of the electronic component is secured.
As a result of researches and studies, the present inventors have further discovered the following facts. Stress acting on the element body tends to concentrate on an end edge of a sintered metal layer. Therefore, a crack may occur in the element body with the end edge of the sintered metal layer serving as an origination. For example, the stress tends to concentrate on an end edge of an end region near a principal surface of the sintered metal layer when viewed from a direction orthogonal to a side surface.
An electronic component according to a third aspect of the present invention includes an element body of a rectangular parallelepiped shape and an external electrode. The element body includes a principal surface arranged to constitute a mounting surface and a side surface adjacent to the principal surface. The external electrode includes an electrode portion disposed on the side surface. The electrode portion includes a first region and a second region. The first region includes a sintered metal layer formed on the side surface and a plating layer formed on the sintered metal layer. The second region includes a sintered metal layer formed on the side surface, a conductive resin layer formed over the sintered metal layer and the side surface, and a plating layer formed on the conductive resin layer. The second region is located closer to the principal surface than the first region.
In the third aspect, the second region located closer to the principal surface than the first region includes the conductive resin layer formed over the sintered metal layer and the side surface. The conductive resin layer covers an end edge of the sintered metal layer included in the second region. Therefore, stress tends not to concentrate on the end edge of the sintered metal layer included in the second region, even in a case in which external force is applied onto the electronic component through a solder fillet. The end edge of the sintered metal layer tends not to serve as an origination of a crack. Consequently, occurrence of the crack in the element body is reliably suppressed.
In an electronic component described in Japanese Unexamined Patent Publication No. 2004-296936, the conductive resin layer does not cover the end edge of the sintered metal layer included in the second region. In this case, the stress tends to concentrate on the end edge of the sintered metal layer included in the second region. The end edge of the sintered metal layer may serve as an origination of the crack.
In the third aspect, the second region may include a first portion and a second portion. In this case, in the first portion, the conductive resin layer is formed on the sintered metal layer. In the second portion, the conductive resin layer is formed on the side surface. A width of the second portion may continuously decrease with an increase in distance from the principal surface.
Internal stress is generated in a plating layer at a forming process of the plating layer. In a case in which a shape of the plating layer in plan view has a corner, the internal stress tends to concentrate on the corner. Therefore, the plating layer or a conductive resin layer located under the plating layer may peel off at the corner of the plating layer.
Bonding strength between the conductive resin layer and the element body is smaller than bonding strength between the conductive resin layer and the sintered metal layer. Therefore, in the second portion, in which the conductive resin layer is formed on the side surface, of the second region, the conductive resin layer tends to peel off from the side surface, as compared with in the first portion.
In a case in which the width of the second portion continuously decreases with the increase in distance from the principal surface, the shape of the second portion in plan view has no corner. Therefore, a portion on which the internal stress concentrates tends not to be generated in the plating layer. Consequently, occurrence of peel-off of the plating layer and the conductive resin layer in the second portion is suppressed.
In the third aspect, an end edge of the second portion may be curved when viewed from in a direction orthogonal to the side surface. Also in this case, the shape of the second portion in plan view has no corner. Therefore, a portion on which the internal stress concentrates tends not to be generated in the plating layer included in the second portion. Consequently, occurrence of peel-off of the plating layer and the conductive resin layer in the second portion is suppressed.
In the third aspect, an end edge of the second region may have an approximately arc shape when viewed from in a direction orthogonal to the side surface. Also in this case, the shape of the second portion in plan view has no corner. Therefore, a portion on which the internal stress concentrates tends not to be generated in the plating layer included in the second portion. Consequently, occurrence of peel-off of the plating layer and the conductive resin layer in the second portion is suppressed.
As a result of researches and studies, the present inventors have further discovered the following facts. Stress acting on the element body tends to concentrate on an end edge of a sintered metal layer when viewed from a direction orthogonal to a principal surface and an end edge of an end region near a principal surface of the sintered metal layer when viewed from a direction orthogonal to a side surface, for example.
An electronic component according to a fourth aspect of the present invention includes an element body of a rectangular parallelepiped shape. The element body includes a principal surface arranged to constitute a mounting surface, a pair of end surfaces opposing each other and adjacent to the principal surface, and a side surface adjacent to the pair of end surfaces and the principal surface. The electronic component includes external electrodes disposed at each end portion of the element body in a direction in which the pair of end surfaces opposes each other. The external electrode includes a sintered metal layer and a conductive resin layer formed over the sintered metal layer and the element body. An entirety of the sintered metal layer is covered with the conductive resin layer when viewed from a direction orthogonal to the principal surface. An edge region near the principal surface of the sintered metal layer is covered with the conductive resin layer and an end edge of the conductive resin layer crosses an end edge of the sintered metal layer, when viewed from a direction orthogonal to the side surface.
In the fourth aspect, when viewed from the direction orthogonal to the principal surface, the entire sintered metal layer is covered with the conductive resin layer. Therefore, stress tends not to concentrate on an end edge of the sintered metal layer. The edge region near the principal surface of the sintered metal layer is covered with the conductive resin layer when viewed from a direction orthogonal to the side surface. Therefore, stress tends not to concentrate on an end edge of the edge region. Consequently, occurrence of the crack in the element body is suppressed.
In the fourth aspect, when viewed from a direction orthogonal to the side surface, the end edge of the conductive resin layer crosses the end edge of the sintered metal layer. The entire sintered metal layer is not covered with the conductive resin layer. The sintered metal layer includes a region exposed from the conductive resin layer. Therefore, in the fourth aspect, an increase in an amount of conductive resin paste used for forming the conductive resin layer is suppressed.
In the fourth aspect, the external electrode may include a first electrode portion. In this case, the first electrode portion is disposed on the side surface and on a ridge portion located between the end surface and the side surface. The first portion may include a first region and a second region. In this case, in the first region, the sintered metal layer is exposed from the conductive resin layer. In the second region, the sintered metal layer is covered with the conductive resin layer. The second region is located closer to the principal surface than the first region. A width of the second portion in the direction in which the pair of side surface opposes each other may decrease with an increase in distance from the principal surface. In this configuration, the increase in the amount of conductive resin paste used for forming the conductive resin layer is further suppressed.
In the fourth aspect, an end edge of the second portion may have an approximately arc shape when viewed from the direction orthogonal to the side surface. In the fourth aspect, an end edge of the second portion may be approximately linear when viewed from the direction orthogonal to the side surface. In the fourth aspect, an end edge of the second portion may have two side edges crossing each other when viewed from the direction orthogonal to the side surface.
An electronic component according to a fifth aspect of the present invention includes an element body of a rectangular parallelepiped shape. The element body includes a first principal surface arranged to constitute a mounting surface, a pair of end surfaces opposing each other and adjacent to the first principal surface, and a pair of side surface opposing each other and adjacent to the pair of end surfaces and the first principal surface. The electronic component includes external electrodes disposed at each end portion of the element body in a direction in which the pair of end surfaces opposes each other. The external electrode includes a conductive resin layer is formed to continuously cover a part of the first principal surface, a part of the end surface, and a part of each of the pair of side surfaces.
External force applied onto the electronic component from the electronic device tends to act on a region defined by the part of the first principal surface, the part of the end surface, and the part of each of the pair of side surfaces, for example. A crack may occur in the element body due to the external force.
In the fifth aspect, the conductive resin layer is formed to continuously cover the part of the first principal surface, the part of the end surface, and the part of each of the pair of side surfaces. Therefore, the external force applied onto the electronic component from the electronic device tends not to act on the element body. Consequently, the fifth aspect suppresses occurrence of a crack in the element body.
A region between the element body and the conductive resin layer may act as a path through which moisture infiltrates. In a case in which moisture infiltrates from the region between the element body and the conductive resin layer, durability of the electronic component decreases. The fifth aspect includes few paths through which moisture infiltrates, as compared with an electronic component in which the conductive resin layer is formed to continuously cover an entire end surface, a part of each of a pair of principal surface, and a part of each of a pair of side surfaces. Therefore, the fifth aspect improves moisture resistance reliability.
The fifth aspect may include an internal conductor exposed to the corresponding end surface. The external electrode may include a sintered metal layer formed on the end surface to be connected to the internal conductor. In this case, the sintered metal layer is favorably in contact with the internal conductor. Therefore, the external electrode and the internal conductor are reliably electrically connected to each other.
In the fifth aspect, the sintered metal layer may include a first region and a second region. In this case, the first region is covered with the conductive resin layer. The second region is exposed from the conductive resin layer. The conductive resin layer includes a conductive material (e.g., metal powder) and a resin (e.g., a thermosetting resin). Electric resistance of the conductive resin layer is larger than electric resistance of the sintered metal layer. In a case in which the sintered metal layer includes the second region, the second region is electrically connected to the electronic device without passing through the conductive resin layer. Therefore, this configuration suppresses an increase in equivalent series resistance (ESR), even in a case in which the external electrode includes the conductive resin layer.
In the fifth aspect, the sintered metal layer may also be formed on a first ridge portion located between the end surface and the side surface and a second ridge portion located between the end surface and the first principal surface. Bonding strength between the conductive resin layer and the element body is smaller than bonding strength between the conductive resin layer and the sintered metal layer. In this configuration, the sintered metal layer is formed on the first ridge portion and the second ridge portion. Therefore, even in a case in which the conductive resin layer peels off from the element body, the peel-off of the conductive resin layer tends not to develop to a position corresponding to the end surface beyond a position corresponding to the first and second ridge portions.
In the fifth aspect, the conductive resin layer may be formed to cover a part of a portion of the sintered metal layer formed on the first ridge portion and an entirety of a portion of the sintered metal layer formed on the second ridge portion. In this configuration, the peel-off of the conductive resin layer further tends not to develop to the position corresponding to the end surface.
The Stress acting on the element body due to the external force applied onto the electronic component from the electronic device tends to concentrate on an end edge of the sintered metal layer. Therefore, a crack may occur in the element body with the end edge of the sintered metal layer serving as an origination. In a case in which the conductive resin layer is formed to cover the part of the portion of the sintered metal layer formed on the first ridge portion and an entirety of the portion of the sintered metal layer formed on the second ridge portion, the stress tends not to concentrate on the end edge of the sintered metal layer. Therefore, the occurrence of the crack in the element body is reliably suppressed.
In the fifth aspect, an area of the conductive resin layer located on the side surface and the first ridge portion may be larger than an area of the sintered metal layer located on the first ridge portion. An area of the conductive resin layer located on the end surface and the second ridge portion may be smaller than an area of the sintered metal layer located on the end surface and the second ridge portion. In this case, the increase in ESR is further suppressed.
In the fifth aspect, a part of the portion of the sintered metal layer formed on the first ridge portion may be exposed from the conductive resin layer. In this case, the area of the conductive resin layer located on the side surface and the first ridge portion may be larger than an area of the part of the portion of the sintered metal layer formed on the first ridge portion. This configuration further suppresses the increase in ESR.
In the fifth aspect, the area of the conductive resin layer located on the end surface and the second ridge portion may be smaller than an area of a region exposed from the conductive resin layer in the sintered metal layer located on the end surface and the second ridge portion. In this case, the increase in ESR is further suppressed.
In the fifth aspect, the external electrode may include a plating layer formed to cover the conductive resin layer and the second region included in the sintered metal layer. In this case, the external electrode includes the plating layer, and thus the electronic component can be solder-mounting on the electronic device. The second region included in the sintered metal layer is electrically connected to the electronic device via the plating layer, and thus the increase in ESR is further suppressed.
In the fifth aspect, when viewed from a direction orthogonal to the end surface, a height of the conductive resin layer may be a half of a height of the element body, or less. This configuration includes few paths through which moisture infiltrates, as compared with an electronic component in which a height of the conductive resin layer is higher than a half of a height of the element body when viewed from a direction orthogonal to the end surface. Therefore, the moisture resistance reliability is further improved. This configuration suppresses the increase in ESR, as compared with the electronic component in which the height of the conductive resin layer is higher than the half of the height of the element body when viewed from the direction orthogonal to the end surface.
In the fifth aspect, the element body may include a second principal surface opposing the first principal surface arranged to constitute the mounting surface. The second principal surface may be exposed from the conductive resin layer. In this case, the increase in ESR is suppressed.
In the fifth aspect, the conductive resin layer may be in contact with a ridge portion located between the first principal surface and the side surface. In this configuration, a crack tends not to occur in the ridge portion located between the first principal surface and the side surface.
An electronic component according to a sixth aspect of the present invention includes an element body of a rectangular parallelepiped shape. The element body includes a first principal surface arranged to constitute a mounting surface, a second principal surface opposing the first principal surface in a first direction, a pair of side surfaces opposing each other in a second direction, and a pair of end surfaces opposing each other in a third direction. The electronic component includes a plurality of internal electrodes. The plurality of internal electrodes is disposed in the element body and opposes each other in the second direction. The plurality of internal electrodes includes one end exposed to the corresponding end surface. The electronic component includes external electrodes disposed at both end portions of the element body in the third direction. The external electrode is coupled to the corresponding internal electrode. The external electrode includes a conductive resin layer formed to cover a portion near the first principal surface in the end surface.
External force applied onto the electronic component from the electronic device tends to act on the element body through a region near the first principal surface in the end surface, for example. A crack may occur in the element body due to the external force.
In the sixth aspect, the conductive resin layer is formed to cover the portion near the first principal surface in the end surface. Therefore, the external force applied onto the electronic component from the electronic device tends not to act on the element body. Consequently, the sixth aspect suppresses occurrence of a crack in the element body.
In the sixth aspect, the conductive resin layer is formed to cover the portion near the first principal surface in the end surface. The end surface includes a region not covered with the conductive resin layer when viewed from the third direction. Therefore, the sixth aspect includes few paths through which moisture infiltrates, as compared with an electronic component in which a conductive resin layer is formed to cover an entire end surface. Consequently, the sixth aspect improves moisture resistance reliability.
In the sixth aspect, the first principal surface is arranged to constitute a mounting surface and the plurality of internal electrodes opposes each other in the second direction. Therefore, in the sixth aspect, a current path formed for each of the internal electrodes is short. Consequently, the sixth aspect reduces equivalent series inductance (ESL).
In the sixth aspect, the one end of the internal electrode may include a first region and a second region, when viewed from the third direction. In this case, the first region overlaps with the conductive resin layer. The second region does not overlap with the conductive resin layer. This configuration includes few paths through which moisture infiltrates, and thus the moisture resistance reliability is reliably improved.
In the sixth aspect, a length of the first region at the one end of the internal electrode in the first direction may be smaller than a length of the second region at the one end of the internal electrode in the first direction. This configuration includes even fewer paths through which moisture infiltrates, and thus the moisture resistance reliability is further improved.
In the sixth aspect, the external electrode may include a sintered metal layer formed on the end surface to be connected to the second region of the one end of the internal electrode. In this case, the external electrode and the internal electrode are favorably in contact with each other. Therefore, the external electrode and the internal electrode are reliably electrically connected to each other. As described above, electric resistance of the conductive resin layer is larger than electric resistance of the sintered metal layer. In a case in which the external electrode includes the sintered metal layer connected to the internal electrode, the sintered metal layer is electrically connected to the electronic device without passing through the conductive resin layer. Therefore, this configuration suppresses an increase in ESR, even in a case in which the external electrode includes the conductive resin layer.
In the sixth aspect, the plurality of internal electrodes may include a plurality of first internal electrodes and a plurality of second internal electrodes. In this case, the plurality of first internal electrodes is exposed at one of the pair of the end surface. The plurality of second internal electrodes is exposed at another of the pair of the end surface. The one ends of all the first internal electrodes and the one ends of all the second internal electrodes may be connected to the respective sintered metal layers. In this case, the increase in ESR is further suppressed.
In the sixth aspect, the external electrode may include a plating layer formed to cover the conductive resin layer and the sintered metal layer. In this case, the external electrode includes the plating layer. The electronic component according to this configuration can be solder-mounting on the electronic device. The sintered metal layer is electrically connected to the electronic device via the plating layer. Therefore, this configuration further suppresses the increase in ESR.
In the sixth aspect, an end edge of the conductive resin layer and the one end of the internal electrode cross each other when viewed from the third direction. This configuration includes few paths through which moisture infiltrates, and thus the moisture resistance reliability is reliably improved.
In the sixth aspect, the conductive resin layer may be formed to also cover a portion near the end surface in the first principal surface. External force applied onto the electronic component from the electronic device may act on the element body through a region near the end surface in the first principal surface. Therefore, this configuration reliably suppresses occurrence of a crack in the element body.
In the sixth aspect, the conductive resin layer may be formed to also cover a portion near the end surface in the side surface. External force applied onto the electronic component from the electronic device may act on the element body through a region near the end surface in the side surface. Therefore, this configuration reliably suppresses occurrence of a crack in the element body.
In the sixth aspect, a portion of the conductive resin layer located on the side surface may oppose the internal electrode having a polarity different from that of the portion, in the second direction. In this case, capacitance component is formed between the portion of the conductive resin layer located on the side surface and the internal electrode opposing the portion. Therefore, in this configuration, electrostatic capacitance increases.
In the sixth aspect, the conductive resin layer may be not formed on the second principal surface. In a case in which the electronic component is mounted on an electronic device in such a manner that the first principal surface is arranged to constitute the mounting surface, the second principal surface needs to be picked up by a suction nozzle of a component mounting device (mounter). In this configuration, a shape of the external electrode on the first principal surface is different from a shape of the external electrode on the second principal surface. Therefore, the first principal surface and the second principal surface are easily distinguished from each other. Consequently, the electronic component according this configuration is reliably mounted on the electronic device.
In the sixth aspect, a distance between the side surface and the internal electrode nearest to the side surface in the second direction may be larger than a distance between the first principal surface and the internal electrode in the first direction, and larger than a distance between the first principal surface and the internal electrode in the first direction. In this case, even in a case in which a crack occurs from the side surface of the element body, the crack tends not to reach to the internal electrode.
The present invention provides an electronic component and an electronic component device that suppress occurrence of a crack in an element body.
Embodiments of the present invention will be hereinafter described in detail with reference to the accompanying drawings. In the description, the same reference numerals are used for the same elements or elements having the same functions, and redundant descriptions thereabout are omitted.
A configuration of a multilayer capacitor C1 according to a first embodiment will be described with reference to
As illustrated in
The element body 3 includes a pair of principal surfaces 3a and 3b opposing each other, a pair of side surfaces 3c opposing each other, and a pair of side surfaces 3e opposing each other. The pair of principal surfaces 3a and 3b and the pair of side surfaces 3c have a rectangular shape. The direction in which the pair of principal surfaces 3a and 3b opposes each other is a first direction D1. The direction in which the pair of side surfaces 3c opposes each other is a second direction D2. The direction in which the pair of side surfaces 3e opposes each other is a third direction D3.
The first direction D1 is a direction orthogonal to the respective principal surfaces 3a and 3b and is orthogonal to the second direction D2. The third direction D3 is a direction parallel to the respective principal surfaces 3a and 3b and the respective side surfaces 3c, and is orthogonal to the first direction D1 and the second direction D2. In the first embodiment, a length of the element body 3 in the third direction D3 is larger than a length of the element body 3 in the first direction D1, and larger than a length of the element body 3 in the second direction D2. The third direction D3 is a longitudinal direction of the element body 3.
The pair of side surfaces 3c extends in the first direction D1 to couple the pair of principal surfaces 3a and 3b. The pair of side surfaces 3c also extends in the third direction D3. The pair of side surfaces 3e extends in the first direction D1 to couple the pair of principal surfaces 3a and 3b. The pair of side surfaces 3e also extends in the second direction D2. Each of the principal surfaces 3a and 3b is adjacent to the pair of side surfaces 3c and the pair of side surfaces 3e.
The element body 3 is configured by laminating a plurality of dielectric layers in the first direction D1. The element body 3 includes the plurality of laminated dielectric layers. In the element body 3, a lamination direction of the plurality of dielectric layers coincides with the first direction D1. Each dielectric layer includes, for example, a sintered body of a ceramic green sheet containing a dielectric material. As the dielectric material, for example, a dielectric ceramic of BaTiO3 base, Ba(Ti,Zr)O3 base, or (Ba,Ca)TiO3 base is used. In an actual element body 3, each of the dielectric layers is integrated to such an extent that a boundary between the dielectric layers cannot be visually recognized. In the element body 3, the lamination direction of the plurality of dielectric layers may coincide with the second direction D2.
As illustrated in
The internal electrodes 7 and the internal electrodes 9 are disposed in different positions (layers) in the first direction D1. The internal electrodes 7 and the internal electrodes 9 are alternately disposed in the element body 3 to oppose each other in the first direction D1 with an interval therebetween. Polarities of the internal electrodes 7 and the internal electrodes 9 are different from each other. In a case in which the lamination direction of the plurality of dielectric layers is the second direction D2, the internal electrodes 7 and the internal electrodes 9 are disposed in different positions (layers) in the second direction D2. Each of the internal electrodes 7 and 9 includes one end exposed to a corresponding side surface 3e.
The external electrodes 5 are disposed at both end portions of the element body 3 in the third direction D3. Each of the external electrodes 5 is disposed on a corresponding side surface 3e side of the element body 3. The external electrode 5 includes electrode portions 5a, 5b, 5c, and 5e. The electrode portion 5a is disposed on the principal surface 3a. The electrode portion 5b is disposed on the principal surface 3b. The electrode portion 5c is disposed on each side surface 3c. The electrode portion 5e is disposed on the corresponding side surface 3e. The external electrode 5 is formed on the five surfaces, that is, the principal surfaces 3a and 3b, the pair of side surfaces 3c, and the pair of side surfaces 3e. The electrode portions 5a, 5b, 5c, and 5e adjacent to each other are connected to each other at a ridge of the element body 3, and are electrically connected to each other.
The electrode portion 5e covers all the one ends exposed at the side surface 3e of the respective internal electrodes 7 and 9. The internal electrodes 7 and 9 are directly connected to a corresponding electrode portion 5e. The internal electrodes 7 and 9 are electrically connected to the respective external electrodes 5.
As illustrated in
The electrode portion 5a includes the first electrode layer E1, the second electrode layer E2, the third electrode layer E3, and the fourth electrode layer E4. The electrode portion 5a has a four-layer structure. In the electrode portion 5a, an entirety of the first electrode layer E1 is covered with the second electrode layer E2. The electrode portion 5b includes the first electrode layer E1, the third electrode layer E3, and the fourth electrode layer E4. The electrode portion 5b does not include the second electrode layer E2. The electrode portion 5b has a three-layer structure.
The electrode portion 5c includes a region 5c1 and a region 5c2. The region 5c2 is located closer to the principal surface 3a than the region 5c1. In the present embodiment, the electrode portion 5c includes only two regions 5c1 and 5c2. The region 5c1 includes the first electrode layer E1, the third electrode layer E3, and the fourth electrode layer E4. The region 5c1 does not include the second electrode layer E2. The region 5c1 has a three-layer structure. The region 5c2 includes the first electrode layer E1, the second electrode layer E2, the third electrode layer E3, and the fourth electrode layer E4. The region 5c2 has a four-layer structure.
The electrode portion 5e includes a region 5e1 and a region 5e2. The region 5e2 is located closer to the principal surface 3a than the region 5e1. In the present embodiment, the electrode portion 5e includes only two regions 5e1 and 5e2. The region 5e1 includes the first electrode layer E1, the third electrode layer E3, and the fourth electrode layer E4. The region 5e1 does not include the second electrode layer E2. The region 5e1 has a three-layer structure. The region 5e2 includes the first electrode layer E1, the second electrode layer E2, the third electrode layer E3, and the fourth electrode layer E4. The region 5e2 has a four-layer structure.
The first electrode layer E1 is formed by sintering a conductive paste applied onto the surface of the element body 3. The first electrode layer E1 is a layer that is formed by sintering a metal component (metal powder) contained in the conductive paste. The first electrode layer E1 is a sintered metal layer. The first electrode layer E1 is a sintered metal layer formed on the element body 3. In the present embodiment, the first electrode layer E1 is a sintered metal layer made of Cu. The first electrode layer E1 may be a sintered metal layer made of Ni. The first electrode layer E1 contains a base metal. The conductive paste contains, for example, powder made of Cu or Ni, a glass component, an organic binder, and an organic solvent.
The second electrode layer E2 is formed by curing a conductive resin paste applied onto the first electrode layer E1. The second electrode layer E2 is formed to cover a partial region of the first electrode layer E1. The partial region of the first electrode layer E1 is a region, in the first electrode layer E1, corresponding to the electrode portion 5a, the region 5c2, and the region 5e2. The first electrode layer E1 serves as an underlying metal layer for forming the second electrode layer E2. The second electrode layer E2 is a conductive resin layer formed on the first electrode layer E1. The conductive resin paste contains a thermosetting resin, a metal powder, and an organic solvent. As the metal powder, for example, Ag powder or Cu powder is used. As the thermosetting resin, for example, a phenolic resin, an acrylic resin, a silicone resin, an epoxy resin, or a polyimide resin is used.
The third electrode layer E3 is formed on the second electrode layer E2 and on a portion of the first electrode layer E1 exposed from the second electrode layer E2 by plating method. In the present embodiment, the third electrode layer E3 is a Ni plating layer formed by Ni plating. The third electrode layer E3 may be an Sn plating layer, a Cu plating layer, or an Au plating layer. The third electrode layer E3 contains Ni, Sn, Cu, or Au.
The fourth electrode layer E4 is formed on the third electrode layer E3 by plating method. In the present embodiment, the fourth electrode layer E4 is an Sn plating layer formed by Sn plating. The fourth electrode layer E4 may be a Cu plating layer or an Au plating layer. The fourth electrode layer E4 contains Sn, Cu, or Au. The third electrode layer E3 and fourth electrode layer E4 form a plating layer disposed on the second electrode layer E2. In the present embodiment, the plating layer disposed on the second electrode layer E2 has a two-layer structure.
The first electrode layer E1 included in each of the electrode portions 5a, 5b, 5c, and 5e is integrally formed. The second electrode layer E2 included in each of the electrode portions 5a, 5c, and 5e is integrally formed. The third electrode layer E3 included in each of the electrode portions 5a, 5b, 5c, and 5e is integrally formed. The fourth electrode layer E4 included in each of the electrode portions 5a, 5b, 5c, and 5e is also integrally formed.
A ratio (L2/L1) of a length L2 of the region 5c2 in the first direction D1 to a length L1 of the element body 3 in the first direction D1 is equal to or more than 0.2. A ratio (L3/L1) of a length L3 of the region 5e2 in the first direction D1 to the length L1 of the element body 3 is equal to or more than 0.2.
The multilayer capacitor C1 is solder-mounted on an electronic device (e.g., a circuit board or an electronic component). In the multilayer capacitor C1, the principal surface 3a is arranged to constitute a mounting surface opposing the electronic device.
As described above, in the first embodiment, the electrode portion 5a includes the second electrode layer E2 (conductive resin layer), and the region 5e2 included in the electrode portion 5e includes the second electrode layer E2 (conductive resin layer). Therefore, stress tends not to concentrate on an end edge of the external electrode 5, even in a case in which external force is applied onto the multilayer capacitor C1 through a solder fillet. The end edge of the external electrode 5 tends not to serve as an origination of a crack. Consequently, in the multilayer capacitor C1, occurrence of a crack in the element body 3 is suppressed.
In the first embodiment, the region 5c2 included in the electrode portion 5c includes the second electrode layer E2 (conductive resin layer). Therefore, the stress tends not to concentrate on the end edge of the external electrode 5, even in a case in which the external electrode 5 includes the electrode portion 5c. Consequently, in the multilayer capacitor C1, occurrence of the crack in the element body 3 is reliably suppressed.
The ratio (L3/L1) of the length L3 of the region 5e2 to the length L1 of the element body 3 is equal to or more than 0.2. Therefore, the stress further tends not to concentrate on the end edge of the external electrode 5. Consequently, in the multilayer capacitor C1, the occurrence of a crack in the element body 3 is further suppressed.
The ratio (L2/L1) of the length L2 of the region 5c2 to the length L1 of the element body 3 is equal to or more than 0.2. Therefore, the stress further tends not to concentrate on the end edge of the external electrode 5. Consequently, in the multilayer capacitor C1, the occurrence of a crack in the element body 3 is further suppressed.
Next, a configuration of a multilayer capacitor C2 according to another modification of the first embodiment will be described with reference to
As with the multilayer capacitor C1, the multilayer capacitor C2 includes the element body 3, the pair of external electrodes 5, the plurality of internal electrodes 7 (not illustrated), and the plurality of internal electrodes 9 (not illustrated). In the multilayer capacitor C2, a shape of the element body 3 is different from that of the multilayer capacitor C1.
In the present modification, the length of the element body 3 in the second direction D2 is larger than the length of the element body 3 in the first direction D1, and larger than the length of the element body 3 in the third direction D3. The second direction D2 is a longitudinal direction of the element body 3. Also in the present modification, occurrence of a crack in the element body 3 is suppressed.
A configuration of a multilayer feedthrough capacitor C3 according to a second embodiment will be described with reference to
As illustrated in
As illustrated in
The internal electrodes 17 and the internal electrodes 19 are disposed in different positions (layers) in the first direction D1. The internal electrodes 17 and the internal electrodes 19 are alternately disposed in the element body 3 to oppose each other in the first direction D1 with an interval therebetween. Polarities of the internal electrodes 17 and the internal electrodes 19 are different from each other. In a case in which the lamination direction of the plurality of dielectric layers is the second direction D2, the internal electrodes 17 and the internal electrodes 19 are disposed in different positions (layers) in the second direction D2. Each of the internal electrodes 17 and 9 includes one end exposed to a corresponding side surface 3e. Both ends of the internal electrode 17 are exposed to the pair of side surfaces 3e. Both ends of the internal electrode 19 are exposed to the pair of side surfaces 3c.
The external electrode 13 is disposed at end portion of the element body 3 in a third direction D3. The external electrode 13 includes a plurality of electrode portions 13a, 13b, 13c, and 13e. The electrode portion 13a is disposed on the principal surface 3a. The electrode portion 13b is disposed on the principal surface 3b. The electrode portion 13c is disposed on each side surface 3c. The electrode portion 13e is disposed on the corresponding side surface 3e. The external electrode 13 is formed on the five surfaces, that is, the principal surfaces 3a and 3b, the pair of side surfaces 3c, and the side surface 3e. The electrode portions 13a, 13b, 13c, and 13e adjacent to each other are connected to each other at a ridge of the element body 3, and are electrically connected to each other.
The electrode portion 13e covers all the one ends exposed at the side surface 3e, of the internal electrodes 17. The internal electrodes 17 are directly connected to each electrode portion 13e. The internal electrodes 17 are electrically connected to the pair of external electrodes 13.
As illustrated in
The electrode portion 13a includes the first electrode layer E1, the second electrode layer E2, the third electrode layer E3, and the fourth electrode layer E4. The electrode portion 13a has a four-layer structure. In the electrode portion 13a, an entirety of the first electrode layer E1 is covered with the second electrode layer E2. The electrode portion 13b includes the first electrode layer E1, the third electrode layer E3, and the fourth electrode layer E4. The electrode portion 13b does not include the second electrode layer E2. The electrode portion 13b has a three-layer structure.
The electrode portion 13c includes a region 13c1 and a region 13c2. The region 13c2 is located closer to the principal surface 3a than the region 13c1. In the present embodiment, the electrode portion 13c includes only two regions 13c1 and 13c2. The region 13c1 includes the first electrode layer E1, the third electrode layer E3, and the fourth electrode layer E4. The region 13c1 does not include the second electrode layer E2. The region 13c1 has a three-layer structure. The region 13c2 includes the first electrode layer E1, the second electrode layer E2, the third electrode layer E3, and the fourth electrode layer E4. The region 13c2 has a four-layer structure.
The electrode portion 13e includes a region 13e1 and a region 13e2. The region 13e2 is located closer to the principal surface 3a than the region 13e1. In the present embodiment, the electrode portion 13e includes only two regions 13e1 and 13e2. The region 13e1 includes the first electrode layer E1, the third electrode layer E3, and the fourth electrode layer E4. The region 13e1 does not include the second electrode layer E2. The region 13e1 has a three-layer structure. The region 13e2 includes the first electrode layer E1, the second electrode layer E2, the third electrode layer E3, and the fourth electrode layer E4. The region 13e2 has a four-layer structure.
A ratio (L4/L1) of a length L4 of the region 13c2 in the first direction D1 to the length L1 of the element body 3 is equal to or more than 0.2. A ratio (L5/L1) of a length L5 of the region 13e2 in the first direction D1 to the length L1 of the element body 3 is equal to or more than 0.2.
The first electrode layer E1 included in each of the electrode portions 13a, 13b, 13c, and 13e is integrally formed. The second electrode layer E2 included in each of the electrode portions 13a, 13c, and 13e is integrally formed. The third electrode layer E3 included in each of the electrode portions 13a, 13b, 13c, and 13e is integrally formed. The fourth electrode layer E4 included in each of the electrode portions 13a, 13b, 13c, and 13e is also integrally formed.
The external electrode 15 is disposed on a central portion of the element body 3 in the third direction D3. The external electrode 15 includes electrode portions 15a, 15b, and 15c. The electrode portion 15a is disposed on the principal surface 3a. The electrode portion 15b is disposed on the principal surface 3b. The electrode portions 15c is disposed on the side surface 3c. The external electrode 6 is formed on the three surfaces, that is, the pair of principal surfaces 3a and 3b, and the side surface 3c. The electrode portions 15a, 15b, and 15c adjacent to each other are connected to each other at a ridge of the element body 3, and are electrically connected to each other.
The electrode portion 15c covers all the one ends exposed at the side surface 3c, of the internal electrodes 19. The internal electrodes 19 are directly connected to each electrode portion 15c. The internal electrodes 19 are electrically connected to the pair of external electrodes 15.
As illustrated in
The electrode portion 15a includes the first electrode layer E1, the second electrode layer E2, the third electrode layer E3, and the fourth electrode layer E4. The electrode portion 15a has a four-layer structure. In the electrode portion 15a, an entirety of the first electrode layer E1 is covered with the second electrode layer E2. The electrode portion 15b includes the first electrode layer E1, the third electrode layer E3, and the fourth electrode layer E4. The electrode portion 15b does not include the second electrode layer E2. The electrode portion 15b has a three-layer structure.
The electrode portion 15c includes a region 15c1 and a region 15c2. The region 15c2 is located closer to the principal surface 3a than the region 15c1. In the present embodiment, the electrode portion 15c includes only two regions 15c1 and 15c2. The region 15c1 includes the first electrode layer E1, the third electrode layer E3, and the fourth electrode layer E4. The region 15c1 does not include the second electrode layer E2. The region 15c1 has a three-layer structure. The region 15c2 includes the first electrode layer E1, the second electrode layer E2, the third electrode layer E3, and the fourth electrode layer E4. The region 15c2 has a four-layer structure.
A ratio (L6/L1) of a length L6 of the region 15c2 in the first direction D1 to the length L1 of the element body 3 is equal to or more than 0.2. The first electrode layer E1 included in each of the electrode portions 15a, 15b, and 15c is integrally formed. The second electrode layer E2 included in each of the electrode portions 15a and 15c is integrally formed. The third electrode layer E3 included in each of the electrode portions 15a, 15b, and 15c is integrally formed. The fourth electrode layer E4 included in each of the electrode portions 15a, 15b, and 15c is also integrally formed.
The multilayer feedthrough capacitor C3 is also solder-mounted on the electronic device. In the multilayer feedthrough capacitor C3, the principal surface 3a is arranged to constitute a mounting surface opposing the electronic device.
As described above, in the second embodiment, the electrode portions 13a and 15a include the second electrode layer E2 (conductive resin layer), and the regions 13c2 and 15c2 included in the electrode portions 13c and 15c include the second electrode layer E2 (conductive resin layer). Therefore, stress tends not to concentrate on end edges of the external electrodes 13 and 15, even in a case in which external force is applied onto the multilayer feedthrough capacitor C3 through a solder fillet. The end edges of the external electrodes 13 and 15 tend not to serve as an origination of a crack. Consequently, in the multilayer feedthrough capacitor C3, occurrence of a crack in the element body 3 is suppressed.
The ratio (L5/L1) of the length L5 of the region 13e2 to the length L1 of the element body 3 is equal to or more than 0.2. Therefore, the stress further tends not to concentrate on the end edge of the external electrode 13. Consequently, in the multilayer feedthrough capacitor C3, the occurrence of a crack in the element body 3 is further suppressed.
The ratio (L4/L1) of the length L4 of the region 13c2 to the length L1 of the element body 3 is equal to or more than 0.2. Therefore, the stress further tends not to concentrate on the end edge of the external electrode 13. Consequently, in the multilayer feedthrough capacitor C3, the occurrence of a crack in the element body 3 is further suppressed.
In the second embodiment, the ratio (L6/L1) of the length L6 of the region 15c2 to the length L1 of the element body 3 is equal to or more than 0.2. Therefore, the stress further tends not to concentrate on the end edge of the external electrode 15. Consequently, in the multilayer feedthrough capacitor C3, the occurrence of a crack in the element body 3 is further suppressed.
A configuration of a multilayer capacitor C4 according to a third embodiment will be described with reference to
As illustrated in
Each of the external electrodes 21 includes electrode portions 21a, 21b, and 21c. The electrode portion 21a is disposed on the principal surface 3a. The electrode portion 21b is disposed on the principal surface 3b. The electrode portion 21c is disposed on the side surface 3c. The external electrode 21 is formed on the three surfaces, that is, the principal surfaces 3a and 3b and the side surfaces 3c. The electrode portions 21a, 21b, and 21c adjacent to each other are connected to each other at a ridge of the element body 3, and are electrically connected to each other.
The electrode portion 21c covers all one ends exposed at the side surface 3c, of the respective internal electrodes. The electrode portion 21c is directly connected to the respective internal electrodes. The external electrode 21 is electrically connected to the respective internal electrodes.
As illustrated in
The electrode portion 21a includes the first electrode layer E1, the second electrode layer E2, the third electrode layer E3, and the fourth electrode layer E4. The electrode portion 21a has a four-layer structure. In the electrode portion 21a, an entirety of the first electrode layer E1 is covered with the second electrode layer E2. The electrode portion 21b includes the first electrode layer E1, the third electrode layer E3, and the fourth electrode layer E4. The electrode portion 21b does not include the second electrode layer E2. The electrode portion 21b has a three-layer structure.
The electrode portion 21c includes a region 21c1 and a region 21c2. The region 21c2 is located closer to the principal surface 3a than the region 21c1. In the present embodiment, the electrode portion 21c includes only two regions 21c1 and 21c2. The region 21c1 includes the first electrode layer E1, the third electrode layer E3, and the fourth electrode layer E4. The region 21c1 does not include the second electrode layer E2. The region 21c1 has a three-layer structure. The region 21c2 includes the first electrode layer E1, the second electrode layer E2, the third electrode layer E3, and the fourth electrode layer E4. The region 21c2 has a four-layer structure.
A ratio (L7/L1) of a length L7 of the region 21c2 in the first direction D1 to the length L1 of the element body 3 is equal to or more than 0.2. The first electrode layer E1 included in each of the electrode portions 21a, 21b, and 21c is integrally formed. The second electrode layer E2 included in each of the electrode portions 21a and 21c is integrally formed. The third electrode layer E3 included in each of the electrode portions 21a, 21b, and 21c is integrally formed. The fourth electrode layer E4 included in each of the electrode portions 21a, 21b, and 21c is also integrally formed.
The multilayer capacitor C4 is also solder-mounted on the electronic device. In the multilayer capacitor C4, the principal surface 3a is arranged to constitute a mounting surface opposing the electronic device.
As described above, in the third embodiment, the electrode portion 21a includes the second electrode layer E2 (conductive resin layer), and the region 21c2 included in the electrode portion 21c includes the second electrode layer E2 (conductive resin layer). Therefore, stress tends not to concentrate on an end edge of the external electrode 21, even in a case in which external force is applied onto the multilayer capacitor C4 through a solder fillet. The end edge of the external electrode 21 tends not to serve as an origination of a crack. Consequently, in the multilayer capacitor C4, occurrence of a crack in the element body 3 is suppressed.
The ratio (L7/L1) of the length L7 of the region 21c2 to the length L1 of the element body 3 is equal to or more than 0.2. Therefore, the stress further tends not to concentrate on the end edge of the external electrode 21. Consequently, in the multilayer capacitor C4, the occurrence of a crack in the element body 3 is further suppressed.
A configuration of a multilayer capacitor C5 according to a fourth embodiment will be described with reference to
As illustrated in
The length of the element body 3 in the first direction D1 is smaller than the length of the element body 3 in the second direction D2, and smaller than the length of the element body 3 in the third direction D3. The length of the element body 3 in the second direction D2 and he length of the element body 3 in the third direction D3 are equivalent.
Each external electrode 31 is disposed at each corner portion of the element body 3. Each of the external electrodes 31 includes electrode portions 31a, 31b, 31c, and 31e. The electrode portion 31a is disposed on the principal surface 3a. The electrode portion 31b is disposed on the principal surface 3b. The electrode portion 31c is disposed on the side surface 3c. The electrode portion 31e is disposed on the side surface 3e. The external electrode 31 is formed on the four surfaces, that is, the principal surfaces 3a and 3b, the side surface 3c, and the side surface 3e. The electrode portions 31a, 31b, 31c, and 13e adjacent to each other are connected to each other at a ridge of the element body 3, and are electrically connected to each other.
The electrode portions 31c and 31e covers all the one ends exposed at the side surfaces 3c and 3e, of the respective internal electrodes. The electrode portions 31c and 31e are directly connected to the respective internal electrodes. The external electrode 31 is electrically connected to the respective internal electrodes.
As illustrated in
The electrode portion 31a includes the first electrode layer E1, the second electrode layer E2, the third electrode layer E3, and the fourth electrode layer E4. The electrode portion 31a has a four-layer structure. In the electrode portion 31a, an entirety of the first electrode layer E1 is covered with the second electrode layer E2. The electrode portion 31b includes the first electrode layer E1, the third electrode layer E3, and the fourth electrode layer E4. The electrode portion 31b does not include the second electrode layer E2. The electrode portion 31b has a three-layer structure.
The electrode portion 31c includes a region 31c1 and a region 31c2. The region 31c2 is located closer to the principal surface 3a than the region 31c1. In the present embodiment, the electrode portion 31c includes only two regions 31c1 and 31c2. The region 31c1 includes the first electrode layer E1, the third electrode layer E3, and the fourth electrode layer E4. The region 31c1 does not include the second electrode layer E2. The region 31c1 has a three-layer structure. The region 31c2 includes the first electrode layer E1, the second electrode layer E2, the third electrode layer E3, and the fourth electrode layer E4. The region 31c2 has a four-layer structure.
The electrode portion 31e includes a region 31e1 and a region 31e2. The region 31e2 is located closer to the principal surface 3a than the region 31e1. In the present embodiment, the electrode portion 31e includes only two regions 31e1 and 31e2. The region 31e1 includes the first electrode layer E1, the third electrode layer E3, and the fourth electrode layer E4. The region 31e1 does not include the second electrode layer E2. The region 31e1 has a three-layer structure. The region 31e2 includes the first electrode layer E1, the second electrode layer E2, the third electrode layer E3, and the fourth electrode layer E4. The region 31e2 has a four-layer structure.
A ratio (L8/L1) of a length L8 of the region 31c2 in the first direction D1 to the length L1 of the element body 3 is equal to or more than 0.2. A ratio (L9/L1) of a length L9 of the region 31e2 in the first direction D1 to the length L1 of the element body 3 is equal to or more than 0.2.
The first electrode layer E1 included in each of the electrode portions 31a, 31b, 31c, and 31e is integrally formed. The second electrode layer E2 included in each of the electrode portions 31a, 31c, and 31e is integrally formed. The third electrode layer E3 included in each of the electrode portions 31a, 31b, 31c, and 31e is integrally formed. The fourth electrode layer E4 included in each of the electrode portions 31a, 31b, 31c, and 31e is also integrally formed.
The multilayer capacitor C5 is also solder-mounted on the electronic device. In the multilayer capacitor C5, the principal surface 3a is arranged to constitute a mounting surface opposing the electronic device.
As described above, in the fourth embodiment, the electrode portion 31a includes the second electrode layer E2 (conductive resin layer), and the regions 31c2 and 31e2 included in the electrode portions 31c and 31e include the second electrode layer E2 (conductive resin layer). Therefore, stress tends not to concentrate on an end edge of the external electrode 31, even in a case in which external force is applied onto the multilayer capacitor C5 through a solder fillet. The end edge of the external electrode 31 tends not to serve as an origination of a crack. Consequently, in the multilayer capacitor C5, occurrence of a crack in the element body 3 is suppressed.
The ratio (L8/L1) of the length L8 of the region 31c2 to the length L1 of the element body 3 is equal to or more than 0.2. The ratio (L9/L1) of the length L9 of the region 31e2 to the length L1 of the element body 3 is equal to or more than 0.2. Therefore, the stress further tends not to concentrate on the end edge of the external electrode 31. Consequently, in the multilayer capacitor C5, the occurrence of a crack in the element body 3 is further suppressed.
A configuration of a multilayer feedthrough capacitor C6 according to a fifth embodiment will be described with reference to
As illustrated in
As illustrated in
As illustrated in
The multilayer feedthrough capacitor C6 includes a pair of insulating films I. The insulating film I is made of a material having electrical insulation properties (e.g., an insulating resin or glass). In the fifth embodiment, the insulating film I is made of an insulating resin (e.g., an epoxy resin).
The insulating film I covers a part of the external electrode 13 and a part of the element body 3, along an end edge 13ae of the electrode portion 13a and an end edge 13ce of the electrode portion 13c. The electrode portion 13b, the electrode portion 13e, and the principal surface 3b are not covered with the insulating film I.
Along the end edge 13ae and only a part of the end edge 13ce (a portion near the principal surface 3a in the first direction D1), the insulating film I continuously covers the end edge 13ae and only the part of the end edge 13ce, and continuously covers the principal surface 3a and the side surface 3c. The insulating film I includes film portions Ia, Ib, Ic, and Id. The film portion Ia is located on the electrode portion 13a. The film portion Ib is located on the electrode portion 13c. The film portion Ic is located on the principal surface 3a. The film portion Id is located on the side surface 3c. The film portions Ia, Ib, Ic, and Id each are integrally formed.
A surface of the electrode portion 13a includes a region covered with the insulating film I (film portion Ia) along the end edge 13ae, and a region exposed from the insulating film I. The region exposed from the insulating film I is located closer to the end surface 3e than the region covered with the film portion Ia. A surface of the electrode portion 13c includes a region covered with the insulating film I (film portion Ib) along the end edge 13ce, and a region exposed from the insulating film I.
The principal surface 3a includes a region covered with the insulating film I (film portion Ic) along the end edge 13ae, and a region exposed from the insulating film I. The side surface 3c includes a region covered with the insulating film I (film portion Id) along the end edge 13ce, and a region exposed from the insulating film I.
In the fifth embodiment, a ratio (L11/L1) of each length L11 of the film portion Ib and the film portion Id in the first direction D1 to the length L1 of the element body 3 is 0.1 or more to 0.4 or less. A ratio (L13/L12) of a length L13 of the film portion Ia in the third direction D3 to a length L12 of the electrode portion 13a in the third direction D3 is equal to or more than 0.3.
As described above, in the fifth embodiment, the insulating film I continuously covers the end edge 13ae and only the part of the end edge 13ce. Therefore, a solder fillet does not reach the end edge 13ae and the part of the end edge 13ce (an end edge of a portion located near the principal surface 3a, in the electrode portion 13c). Consequently, even in a case in which external force is applied onto the multilayer feedthrough capacitor C6 through the solder fillet, stress tends not to concentrate on the end edges 13ae and 13ce. The end edges 13ae and 13ce tend not to serve as an origination of a crack.
In the multilayer feedthrough capacitor C6, the electrode portion 15a include the second electrode layer E2, and the region 15c2 included in the electrode portion 15c includes the second electrode layer E2. Therefore, stress tends not to concentrate on end edges of the external electrode 15, even in a case in which external force is applied onto the multilayer feedthrough capacitor C6 through the solder fillet. The end edge of the external electrode 15 tends not to serve as an origination of a crack.
Consequently, in the multilayer feedthrough capacitor C6, occurrence of a crack in the element body 3 is suppressed.
In the fifth embodiment, the insulating film I continuously covers the principal surface 3a and the side surface 3c along the end edge 13ae and only the part of the end edge 13ce. Therefore, the end edge 13ae and the part of the end edge 13ce are reliably covered with the insulating film I. Consequently, in the multilayer feedthrough capacitor C6, the end edges 13ae and 13ce further tend not to serve as the origination of the crack.
In the fifth embodiment, the entire electrode portion 13b is exposed from the insulating film I. Therefore, the solder fillet SF is formed on the electrode portion 13b. Consequently, mounting strength of the multilayer feedthrough capacitor C6 is ensured.
In the fifth embodiment, the ratio (L11/L1) of the length L11 to the length L1 of the element body 3 is 0.1 or more to 0.4 or less. In this case, the effect of suppressing occurrence of cracks is ensured, and a size of the insulating film I is reduced. Therefore, a cost of the multilayer feedthrough capacitor C6 is reduced. In a case in which the ratio (L11/L1) is less than 0.1, the stress acting on the end edges 13a, and 13c, is large. The end edges 13a, and 13c, tend to serve as the origination of the crack.
In the fifth embodiment, the ratio (L13/L12) of the length L13 of the film portion Ia to the length L12 of the electrode portion 13a is equal to or more than 0.3. In this case, the stress further tends not to concentrate on the end edge 13ae. Therefore, occurrence of the crack in the element body 3 is further suppressed. In a case in which the ratio (L13/L12) is less than 0.3, the stress acting on the end edge 13ae is large. The end edge 13a, tends to serve as the origination of the crack.
Next, a configuration of a multilayer feedthrough capacitor C7 according to a modification of the fifth embodiment will be described with reference to
As with the multilayer feedthrough capacitor C6, the multilayer feedthrough capacitor C7 includes the element body 3, the pair of external electrodes 13, the pair of external electrodes 15, the plurality of internal electrodes 17 (not illustrated), and the plurality of internal electrodes 19 (not illustrated). In the multilayer feedthrough capacitor C7, a shape of the insulating film I is different from that of the multilayer feedthrough capacitor C6.
As illustrated in
Along all of the end edge 13ae, the end edge 13be, and the end edge 13ce, the insulating film I continuously covers the end edge 13ae, the end edge 13be, and the end edge 13ce, and continuously covers the principal surface 3a, the principal surface 3b, and the side surface 3c. The insulating film I includes film portions Ia, Ib, Ic, Id, Ie, and If. The film portion Ia is located on the electrode portion 13a. The film portion Ib is located on the electrode portion 13c. The film portion Ic is located on the principal surface 3a. The film portion Id is located on the side surface 3c. The film portion Ie is located on the electrode portion 13b. The film portion If is located on the principal surface 3b. The film portions Ia, Ib, Ic, Id, Ie, and If each are integrally formed.
The surface of the electrode portion 13a includes a region covered with the insulating film I (film portion Ia) along the end edge 13ae, and a region exposed from the insulating film I. The region exposed from the insulating film I, on the surface of the electrode portion 13a, is located closer to the side surface 3e than the region covered with the film portion Ia. The surface of the electrode portion 13c includes a region covered with the insulating film I (film portion Ib) along the end edge 13ce, and a region exposed from the insulating film I. The region exposed from the insulating film I, on the surface of the electrode portion 13c, is located closer to the side surface 3e than the region covered with the film portion Ib. A surface of the electrode portion 13b includes a region covered with the insulating film I (film portion Ie) along the end edge 13be, and a region exposed from the insulating film I. The region exposed from the insulating film I, on the surface of the electrode portion 13b, is located closer to the side surface 3e than the region covered with the film portion Ie.
The principal surface 3a includes a region covered with the insulating film I (film portion Ic) along the end edge 13ae, and a region exposed from the insulating film I. The side surface 3c includes a region covered with the insulating film I (film portion Id) along the end edge 13ce, and a region exposed from the insulating film I. The principal surface 3b includes a region covered with the insulating film I (film portion If) along the end edge 13be, and a region exposed from the insulating film I.
In the present modification, the insulating film I continuously covers all of the end edge 13ae, the end edge 13be, and the end edge 13ce. Therefore, occurrence of a crack in the element body 3 is reliably suppressed.
The insulating film I continuously covers the principal surface 3a, the principal surface 3b, and the side surface 3c along all of the end edge 13ae, the end edge 13be, and the end edge 13ce. Therefore, all of the end edge 13ae, the end edge 13be, and the end edge 13ce are reliably covered with the insulating film I. Consequently, the end edges 13a, and 13ce further tend not to serve as the origination of the crack.
A configuration of an electronic component device ECD1 according to a sixth embodiment will be described with reference to
As illustrated in
The multilayer capacitor C1 is solder-mounted on the electronic device ED. The electronic device ED includes a principal surface EDa and two pad electrodes PE1 and PE2. Each of the pad electrodes PE1 and PE2 is disposed on the principal surface EDa. The two pad electrodes PE1 and PE2 are separated from each other. The multilayer capacitor C1 is disposed on the electronic device ED in such a manner that the principal surface EDa and the principal surface 3a that is the mounting surface oppose each other.
In a case in which the multilayer capacitor C1 is solder-mounted, molten solder wets to the external electrodes 5 (fourth electrode layers E4). Solder fillets SF are formed on the external electrodes 5 by solidification of the wet solder. The external electrodes 5 and the pad electrodes PE1 and PE2 that correspond to each other are coupled via the solder fillets SF.
The solder fillet SF is formed on the region 5e1 and region 5e2 of the electrode portion 5e. In addition to the region 5e2, the region 5e1 that does not include the second electrode layer E2 is also coupled to the corresponding pad electrode PE1 or PE2 via the solder fillet SF. Although illustration is omitted, the solder fillet SF is also formed on the region 5e1 and region 5e2 of the electrode portion 5c.
In the electronic component device ECD1, a region on which the solder fillet SF is formed is large, as compared with in an electronic component device where the solder fillet SF is formed only on the regions 5e2 of the electrode portion 5e. Therefore, mounting strength of the multilayer capacitor C1 is ensured.
The region 5e2 protrudes in the second direction D2 and the third direction D3 more than the region 5e1. Therefore, a step is formed at a boundary between the region 5e2 and the region 5e1. In a vicinity of the boundary between the region 5e2 and the region 5e1, a surface area of the region 5e1 is smaller than a surface area of the region 5e2. Therefore, a path of the molten solder wetting is small. Consequently, the molten solder tends to wet from the region 5e2 to the region 5e1, and the solder tends to accumulate on the step formed by the region 5e2 and the region 5e1. A solder pool is formed on the step formed by the region 5e2 and the region 5e1.
In the electronic component device ECD1 illustrated in
In the electronic component device ECD1, the amount of solder wetting on the region 5e1 is large, as compared with in the electronic component device in which no step is formed at the boundary between the region 5e2 and the region 5e1. Therefore, in the electronic component device ECD1, a region formed with the solder fillet SF is large. Consequently, the mounting strength of the multilayer capacitor C1 is improved.
The step formed by the region 5e2 and the region 5e1 includes the second electrode layer E2 (conductive resin layer). Therefore, the solder pool formed on the step that is formed by the region 5e2 and the region 5e1 tends not to serve as the origination of a crack. Consequently, a crack tends not to occur in the external electrode 5.
As illustrated in
In the electronic component device ECD1, the solder pool is formed on the step formed by the region 5c2 and the region 5c1. In the electronic component device ECD1, a volume of the solder fillet formed on the region 5c2 and the pad electrode PE1 or PE2 is small, as compared with in an electronic component device in which no step is formed at the boundary between the region 5c2 and the region 5c1. Therefore, force acting on the multilayer capacitor C1 from the solder fillet SF is small. Stress concentrating on the end edge of the first electrode layer E1 located on the main surface 3a arranged to constitute the mounting surface is also small. Consequently, the end edge of the first electrode layer E1 tends not to serve as an origination of a crack. Occurrence of a crack in the element body 3 is suppressed.
In the electronic component device ECD1, the amount of solder wetting on the region 5c1 is large, as compared with in the electronic component device in which no step is formed at the boundary between the region 5c2 and the region 5c1, and thus a region formed with the solder fillet SF is large. Consequently, the mounting strength of the multilayer capacitor C1 is further improved.
The step formed by the region 5c2 and the region 5c1 includes the second electrode layer E2 (conductive resin layer). Therefore, the solder pool formed on the step that is formed by the region 5c2 and the region 5c1 tends not to serve as the origination of a crack. Consequently, the crack further tends not to occur in the external electrode 5.
The ratio (L3/L1) of the length L3 of the region 5e2 to the length L1 of the element body 3 may be equal to or less than 0.8. In a case in which the ratio (L3/L1) is equal to or less than 0.8, the solder pool is reliably formed on the step formed by the region 5e2 and the region 5e1, as compared with in a case in which the ratio (L3/L1) is more than 0.8.
The ratio (L2/L1) of the length L2 of the region 5c2 to the length L1 of the element body 3 may be equal to or less than 0.8. In a case in which the ratio (L2/L1) is equal to or less than 0.8, the solder pool is reliably formed on the step formed by the region 5c2 and the region 5c1, as compared with in a case in which the ratio (L2/L1) is more than 0.8.
The electronic component device ECD1 may include the multilayer capacitor C2, the multilayer capacitor C4, or the multilayer capacitor C5 in place of the multilayer capacitor C1. The electronic component device ECD1 may include the multilayer feedthrough capacitor C3, the multilayer feedthrough capacitor C6, or the multilayer feedthrough capacitor C7 in place of the multilayer capacitor C1.
In a case in which the electronic component device ECD1 includes the multilayer feedthrough capacitor C3, the solder fillet SF is formed on the region 13e1 and region 13e2 of the electrode portion 13e. Furthermore, the solder fillet SF is also formed on the region 15c1 and region 15c2 of the electrode portion 15c.
In a case in which the electronic component device ECD1 includes the multilayer capacitor C4, the solder fillet SF is formed on the region 21c1 and region 21c2 of the electrode portion 21c. In a case in which the electronic component device ECD1 includes the multilayer capacitor C5, the solder fillet SF is formed on the regions 31c1 and 31e1 and regions 31c2 and 31e2 of the electrode portions 31c and 31e.
In a case in which the electronic component device ECD1 includes the multilayer feedthrough capacitor C6 or the multilayer feedthrough capacitor C7, the solder fillet SF is formed on the region 15c1 and region 15c2 of the electrode portion 15c. Furthermore, the solder fillet SF is also formed on the electrode portion 13e.
As illustrated in
The multilayer feedthrough capacitor C3 may include one external electrode 15. In this case, the electrode portion 15a extends in the second direction D2 on the principal surface 3a. In this modification, an entirety of the first electrode layer E1 is covered with the second electrode layer E2 in the electrode portion 5a.
A configuration of a multilayer feedthrough capacitor C101 according to a seventh embodiment will be described with reference to
As illustrated in
The element body 103 has a rectangular parallelepiped shape. The element body 103 includes a pair of principal surfaces 103a and 103b opposing each other, a pair of side surfaces 103c opposing each other, and a pair of end surfaces 103e opposing each other. The pair of principal surfaces 103a and 103b and the pair of side surfaces 103c have a rectangular shape. The direction in which the pair of principal surfaces 103a and 103b opposes each other is a first direction D101. The direction in which the pair of side surfaces 103c opposes each other is a second direction D102. The direction in which the pair of end surfaces 103e opposes each other is a third direction D103. The rectangular parallelepiped shape includes a rectangular parallelepiped shape in which corners and ridges are chamfered, and a rectangular parallelepiped shape in which the corners and ridges are rounded.
The first direction D101 is a direction orthogonal to the respective principal surfaces 103a and 103b and is orthogonal to the second direction D102. The third direction D103 is a direction parallel to the respective principal surfaces 103a and 103b and the respective side surfaces 103c, and is orthogonal to the first direction D101 and the second direction D102. The second direction D102 is orthogonal to the respective side surfaces 103c. The third direction D103 is orthogonal to the respective end surfaces 103e. In the seventh embodiment, a length of the element body 103 in the third direction D103 is larger than a length of the element body 103 in the first direction D101, and larger than a length of the element body 103 in the second direction D102. The third direction D103 is a longitudinal direction of the element body 103.
The pair of side surfaces 103c extends in the first direction D101 to couple the pair of principal surfaces 103a and 103b. The pair of side surfaces 103c also extends in the third direction D103. The pair of end surfaces 103e extends in the first direction D101 to couple the pair of principal surfaces 103a and 103b. The pair of end surfaces 103e also extends in the second direction D102.
The element body 103 includes a pair of ridge portions 103g, a pair of ridge portions 103h, four ridge portions 103i, a pair of ridge portions 103j, and a pair of ridge portions 103k. The ridge portion 103g is located between the end surface 103e and the principal surface 103a. The ridge portion 103h is located between the end surface 103e and the principal surface 103b. The ridge portion 103i is located between the end surface 103e and the side surface 103c. The ridge portion 103j is located between the principal surface 103a and the side surface 103c. The ridge portion 103k is located between the principal surface 103b and the side surface 103c. In the present embodiment, each of the ridge portions 103g, 103h, 103i, 103j, and 103k is rounded to curve. The element body 103 is subject to what is called a round chamfering process.
The end surface 103e and the principal surface 103a are indirectly adjacent to each other with the ridge portion 103g therebetween. The end surface 103e and the principal surface 103b are indirectly adjacent to each other with the ridge portion 103h therebetween. The end surface 103e and the side surface 103c are indirectly adjacent to each other with the ridge portion 103i therebetween. The principal surface 103a and the side surface 103c are indirectly adjacent to each other with the ridge portion 103j therebetween. The principal surface 103b and the side surface 103c are indirectly adjacent to each other with the ridge portion 103k therebetween.
The element body 103 is configured by laminating a plurality of dielectric layers in the first direction D101. The element body 103 includes the plurality of laminated dielectric layers. In the element body 103, a lamination direction of the plurality of dielectric layers coincides with the first direction D101. The first direction D101 is the direction in which the pair of principal surfaces 103a and 103b opposes each other. Each dielectric layer includes, for example, a sintered body of a ceramic green sheet containing a dielectric material. As the dielectric material, for example, a dielectric ceramic of BaTiO3 base, Ba(Ti,Zr)O3 base, or (Ba,Ca)TiO3 base is used. In an actual element body 103, each of the dielectric layers is integrated to such an extent that a boundary between the dielectric layers cannot be visually recognized. In the element body 103, the lamination direction of the plurality of dielectric layers may coincide with the second direction D102.
The multilayer feedthrough capacitor C101 is solder-mounted on an electronic device (e.g., a circuit board or an electronic component). In the multilayer feedthrough capacitor C101, the principal surface 103a is arranged to constitute a mounting surface opposing the electronic device.
As illustrated in
The internal electrodes 107 and the internal electrodes 109 are disposed in different positions (layers) in the first direction D101. The internal electrodes 107 and the internal electrodes 109 are alternately disposed in the element body 103 to oppose each other in the first direction D101 with an interval therebetween. Polarities of the internal electrodes 107 and the internal electrodes 109 are different from each other. In a case in which the lamination direction of the plurality of dielectric layers is the second direction D102, the internal electrodes 107 and the internal electrodes 109 are disposed in different positions (layers) in the second direction D102. The internal electrode 107 includes a pair of one ends exposed to a corresponding end surface 103e. The internal electrode 109 includes a pair of end exposed to a corresponding side surface 103c.
The external electrodes 105 are disposed at both end portions of the element body 103 in the third direction D103. Each of the external electrodes 105 is disposed on a corresponding end surface 103e side of the element body 103. The external electrode 105 includes electrode portions 105a, 105b, 105c, and 105e. The electrode portion 105a is disposed on the principal surface 103a and on the ridge portion 103g. The electrode portion 105b is disposed on the ridge portion 103h. The electrode portion 105c is disposed on each ridge portion 103i. The electrode portion 105e is disposed on the corresponding end surface 103e. The external electrode 105 also includes electrode portions disposed on the ridge portions 103j.
The external electrode 105 is formed on the four surfaces, that is, the principal surface 103a, the pair of side surfaces 103c, and the one end surface 103e, as well as on the ridge portions 103g, 103h, 103i, and 103j. The electrode portions 105a, 105b, 105c, and 105e adjacent each other are coupled and are electrically connected to each other. In the present embodiment, the external electrode 105 is not intentionally formed on the principal surface 103b.
The electrode portion 105e disposed on the end surface 103e covers all the one ends of the internal electrodes 107 exposed at the end surface 103e. The internal electrodes 107 are directly connected to the electrode portions 105e. The internal electrode 107 is electrically connected to the pair of external electrodes 105.
As illustrated in
The first electrode layer E1 included in the electrode portion 105a is disposed on the ridge portion 103g, and is not disposed on the principal surface 103a. The principal surface 103a is not covered with the first electrode layer E1, thereby being exposed from the first electrode layer E1. The second electrode layer E2 included in the electrode portion 105a is disposed on the first electrode layer E1 and on the principal surface 103a. An entirety of the first electrode layer E1 is covered with the second electrode layer E2. The second electrode layer E2 included in the electrode portion 105a is in contact with the principal surface 103a. The electrode portion 105a has a four-layer structure on the ridge portion 103g, and has three-layer structure on the principal surface 103a.
The first electrode layer E1 included in the electrode portion 105b is disposed on the ridge portion 103h, and is not disposed on the principal surface 103b. The principal surface 103b is not covered with the first electrode layer E1, thereby being exposed from the first electrode layer E1. The electrode portion 105b does not include the second electrode layer E2. The electrode portion 105b has a three-layer structure.
The first electrode layer E1 included in the electrode portion 105c is disposed on the ridge portion 103i, and is not disposed on the side surface 103c. The side surface 103c is not covered with the first electrode layer E1, thereby being exposed from the first electrode layer E1. The second electrode layer E2 included in the electrode portion 105c is disposed on the first electrode layer E1 and on the side surface 103c. A part of the first electrode layer E1 is covered with the second electrode layer E2. The second electrode layer E2 included in the electrode portion 105c is in contact with the side surface 103c.
The electrode portion 105c includes a region 105c1 and a region 105c2. The region 105c2 is located closer to the principal surface 103a than the region 105c1. In the present embodiment, the electrode portion 105c includes only two regions 105c1 and 105c2. The region 105c1 includes the first electrode layer E1, the third electrode layer E3, and the fourth electrode layer E4. The region 105c1 does not include the second electrode layer E2. The region 105c1 has a three-layer structure. The region 105c2 includes the first electrode layer E1, the second electrode layer E2, the third electrode layer E3, and the fourth electrode layer E4. The region 105c2 has s four-layer structure on the ridge portion 103i, and has a three-layer structure on the side surface 103c. The region 105c1 is the region where the first electrode layer E1 is exposed from the second electrode layer E2. The region 105c2 is the region where the first electrode layer E1 is covered with the second electrode layer E2.
The first electrode layer E1 included in the electrode portion 105e is disposed on the end surface 103e. The entire end surface 103e is covered with the first electrode layer E1. The second electrode layer E2 included in the electrode portion 105e is disposed on the first electrode layer E1. A part of the first electrode layer E1 is covered with the second electrode layer E2.
The electrode portion 105e includes a region 105e1 and a region 105e2. The region 105e2 is located closer to the principal surface 103a than the region 105e1. In the present embodiment, the electrode portion 105e includes only two regions 105e1 and 105e2. The region 105e1 includes the first electrode layer E1, the third electrode layer E3, and the fourth electrode layer E4. The region 105e1 does not include the second electrode layer E2. The region 105e1 has a three-layer structure. The region 105e2 includes the first electrode layer E1, the second electrode layer E2, the third electrode layer E3, and the fourth electrode layer E4. The region 105e2 has a four-layer structure. The region 105e1 is the region where the first electrode layer E1 is exposed from the second electrode layer E2. The region 105e2 is the region where the first electrode layer E1 is covered with the second electrode layer E2.
The external electrode 106 is disposed on a central portion of the element body 103 in the third direction D103. The external electrode 106 is located between the pair of external electrodes 105 in the third direction D103. The external electrode 106 includes an electrode portion 106a and a pair of electrode portions 106c. The electrode portion 106a is disposed on the principal surface 103a. Each of the electrode portions 106c is disposed on the side surface 103c and on the ridge portions 103j and 103k. The external electrode 106 is formed on the three surfaces, that is, the principal surface 103a and the pair of side surfaces 103c, as well as on the ridge portions 103j and 103k. The electrode portions 106a and 106c adjacent each other are coupled and are electrically connected to each other. In the present embodiment, the external electrode 106 is not intentionally formed on the principal surface 103b.
The electrode portion 106a extends in the second direction D102 on the principal surface 103a. Each of the electrode portions 106c covers all the one ends exposed at the side surface 103c, of the internal electrodes 109. The internal electrodes 109 are directly connected to each electrode portion 106c. The internal electrodes 109 are electrically connected to the external electrode 106.
As illustrated in
The second electrode layer E2 included in the electrode portion 106a is disposed on the principal surface 103a. The electrode portion 106a does not include the first electrode layer E1. The second electrode layer E2 included in the electrode portion 106a is in contact with the principal surface 103a. The electrode portion 106a has a three-layer structure.
The first electrode layer E1 included in the electrode portion 106c is disposed on the side surface 103c and on the ridge portions 103j and 103k. The second electrode layer E2 included in the electrode portion 106c is disposed on the first electrode layer E1, on the side surface 103c, and on the ridge portion 103j. A part of the first electrode layer E1 is covered with the second electrode layer E2. The second electrode layer E2 included in the electrode portion 106c is in contact with the side surface 103c and the ridge portion 103j.
The electrode portion 106c includes a region 106c1 and a region 106c2. The region 106c2 is located closer to the principal surface 103a than the region 106c1. In the present embodiment, the electrode portion 106c includes only two regions 106c1 and 106c2. The region 106c1 includes the first electrode layer E1, the third electrode layer E3, and the fourth electrode layer E4. The region 106c1 does not include the second electrode layer E2. The region 106c1 has a three-layer structure. The region 106c2 includes the first electrode layer E1, the second electrode layer E2, the third electrode layer E3, and the fourth electrode layer E4. The region 106c1 is the region where the first electrode layer E1 is exposed from the second electrode layer E2. The region 106c2 is the region where the first electrode layer E1 is covered with the second electrode layer E2.
The region 106c2 includes a first portion 106c2-1 and a pair of second portions 106c2-2. In the first portion 106c2-1, the second electrode layer E2 is formed on the first electrode layer E1. In each of the second portions 106c2-2, the second electrode layer E2 is formed on the side surface 103c. The first portion 106c2-1 has a four-layer structure. Each of the second portions 106c2-2 includes the second electrode layer E2, the third electrode layer E3, and the fourth electrode layer E4. Each of the second portion 106c2-2 has a three-layer structure. The first portion 106c2-1 and the pair of second portions 106c2-2 are integrally formed. The first portion 106c2-1 is located between the pair of second portions 106c2-2 in the third direction D103. The second portions 106c2-2 are located at both sides of the first portion 106c2-1 when viewed from the second direction D102.
The first electrode layer E1 is formed by sintering a conductive paste. The first electrode layer E1 is a layer that is formed by sintering a metal component (metal powder) contained in the conductive paste. In the present embodiment, the first electrode layer E1 is a sintered metal layer made of Cu. The first electrode layer E1 may be a sintered metal layer made of Ni. The first electrode layer E1 contains a base metal. The conductive paste contains, for example, powder made of Cu or Ni, a glass component, an organic binder, and an organic solvent.
The second electrode layer E2 is formed by curing a conductive resin paste. The second electrode layer E2 is a conductive resin layer. The conductive resin paste contains, for example, a resin (e.g., a thermosetting resin), a conductive material (e.g., metal powder), and an organic solvent. As the metal powder, for example, Ag powder or Cu powder is used. As the thermosetting resin, for example, a phenolic resin, an acrylic resin, a silicone resin, an epoxy resin, or a polyimide resin is used.
The third electrode layer E3 is formed by plating method. In the present embodiment, the third electrode layer E3 is a Ni plating layer formed by Ni plating. The third electrode layer E3 may be an Sn plating layer, a Cu plating layer, or an Au plating layer. The third electrode layer E3 contains Ni, Sn, Cu, or Au.
The fourth electrode layer E4 is formed by plating method. In the present embodiment, the fourth electrode layer E4 is an Sn plating layer formed by Sn plating. The fourth electrode layer E4 may be a Cu plating layer or an Au plating layer. The fourth electrode layer E4 contains Sn, Cu, or Au.
Next, a configuration of the external electrode 105 will be described.
The first electrode layer E1 is formed to cover the end surface 103e and the ridge portions 103g, 103h, and 103i. The first electrode layer E1 is not intentionally formed on the pair of principal surfaces 103a and 103b and the pair of side surfaces 103c. The first electrode layer E1 may be unintentionally formed on the principal surfaces 103a and 103b and the side surface 103c due to a production error, for example.
The second electrode layer E2 is formed on the first electrode layer E1, on the principal surface 103a, and on the pair of side surfaces 103c. The second electrode layer E2 is formed over the first electrode layer E1 and the element body 103. In the present embodiment, the second electrode layer E2 is formed to cover a partial region of the first electrode layer E1. The partial region of the first electrode layer E1 is a region, in the first electrode layer E1, corresponding to the electrode portion 105a, the region 105c2, and the region 105e2. The second electrode layer E2 is formed to cover the ridge portion 103j. The first electrode layer E1 serves as an underlying metal layer for forming the second electrode layer E2. The second electrode layer E2 is the conductive resin layer formed on the first electrode layer E1.
The third electrode layer E3 is formed on the second electrode layer E2 and on the first electrode layer E1 (portion of the first electrode layer E1 exposed from the second electrode layer E2). The fourth electrode layer E4 is formed on the third electrode layer E3. The third electrode layer E3 and fourth electrode layer E4 constitute a plating layer formed on the second electrode layer E2. In the present embodiment, the plating layer formed on the second electrode layer E2 has a two-layer structure.
The first electrode layer E1 included in each of the electrode portions 105a, 105b, 105c, and 105e is integrally formed. The second electrode layer E2 included in each of the electrode portions 105a, 105c, and 105e is integrally formed. The third electrode layer E3 included in each of the electrode portions 105a, 105b, 105c, and 105e is integrally formed. The fourth electrode layer E4 included in each of the electrode portions 105a, 105b, 105c, and 105e is also integrally formed.
When viewed from the first direction D101, an entirety of the first electrode layer E1 (first electrode layer E1 included in the electrode portion 105a) is covered with the second electrode layer E2. When viewed from the first direction D101, the first electrode layer E1 (first electrode layer E1 included in the electrode portion 105a) is not exposed from the second electrode layer E2.
When viewed in the second direction D102, an end region near the principal surface 103a of the first electrode layer E1 (first electrode layer E1 included in the region 105c2) is covered with the second electrode layer E2. When viewed from the second direction D102, an end edge of the second electrode layer E2 crosses an end edge of the first electrode layer E1. When viewed from the second direction D102, an end region near the principal surface 103b of the first electrode layer E1 (first electrode layer E1 included in the region 105c1) is exposed from the second electrode layer E2. The region 105c2 includes the second electrode layer E2 formed over the first electrode layer E1 and the side surface 103c.
When viewed from the third direction D103, an end region near the principal surface 103a of the first electrode layer E1 (first electrode layer E1 included in the region 105e2) is covered with the second electrode layer E2. When viewed from the third direction D103, an end edge of the second electrode layer E2 is located on the first electrode layer E1. When viewed from the third direction D103, an end region near the principal surface 103b of the first electrode layer E1 (first electrode layer E1 included in the region 105e1) is exposed from the second electrode layer E2.
As illustrated in
Next, a configuration of the external electrode 106 will be described.
The first electrode layer E1 is formed to cover the side surface 103c and the ridge portions 103j and 103k. The first electrode layer E1 is not intentionally formed on the pair of principal surfaces 103a and 103b. The first electrode layer E1 may be unintentionally formed on the principal surfaces 103a and 103b due to a production error, for example.
The second electrode layer E2 is formed over the first electrode layer E1 and the element body 103. In the present embodiment, the second electrode layer E2 is formed to cover a partial region of the first electrode layer E1. The partial region of the first electrode layer E1 is a region corresponding to the region 106c2 in the first electrode layer E1. The second electrode layer E2 is also formed to cover a partial region of the principal surface 103a, a partial region of the side surface 103c, and a partial region of the ridge portion 103j.
The third electrode layer E3 is formed on the second electrode layer E2 and on the first electrode layer E1 (portion of the first electrode layer E1 exposed from the second electrode layer E2) by plating method. The fourth electrode layer E4 is formed on the third electrode layer E3 by plating method.
The second electrode layer E2 included in each of the electrode portions 106a and 106c is integrally formed. The third electrode layer E3 included in each of the electrode portions 106a and 106c is integrally formed. The fourth electrode layer E4 included in each of the electrode portions 106a and 106c is integrally formed.
When viewed from the first direction D101, an entirety of the first electrode layer E1 (first electrode layer E1 included in the electrode portion 106c) is covered with the second electrode layer E2. When viewed from the first direction D101, the first electrode layer E1 (first electrode layer E1 included in the electrode portion 106c) is not exposed from the second electrode layer E2.
When viewed in the second direction D102, an end region near the principal surface 103a of the first electrode layer E1 (first electrode layer E1 included in the region 106c2) is covered with the second electrode layer E2. When viewed from the second direction D102, an end edge of the second electrode layer E2 crosses an end edge of the first electrode layer E1. When viewed from the second direction D102, an end region near the principal surface 103b of the first electrode layer E1 (first electrode layer E1 included in the region 106c1) is exposed from the second electrode layer E2. The region 106c2 includes the second electrode layer E2 formed over the first electrode layer E1 and the side surface 103c.
As illustrated in
As illustrated in
As described above, in the seventh embodiment, the region 106c2 located closer to the principal surface 103a than the region 106c1 includes the second electrode layer E2. The second electrode layer E2 included in the region 106c2 is formed over the first electrode layer E1 and the side surface 103c. Therefore, the second electrode layer E2 covers the end edge of the first electrode layer E1 included in the region 106c2. Stress tends not to concentrate on the end edge of the first electrode layer E1 included in the region 106c2, even in a case in which external force is applied onto the multilayer feedthrough capacitor C101 through a solder fillet. The end edge of the first electrode layer E1 tends not to serve as an origination of a crack. Consequently, in the multilayer feedthrough capacitor C101, occurrence of a crack in the element body 103 is reliably suppressed.
In the multilayer feedthrough capacitor C101, the region 105c2 located closer to the principal surface 103a than the region 105c1 includes the second electrode layer E2. The second electrode layer E2 included in the region 105c2 is formed over the first electrode layer E1 and the side surface 103c. Therefore, the second electrode layer E2 covers the end edge of the first electrode layer E1 included in the region 105c2. Stress tends not to concentrate on the end edge of the first electrode layer E1 included in the region 105c2. The end edge of the first electrode layer E1 tends not to serve as an origination of a crack. Consequently, in the multilayer feedthrough capacitor C101, occurrence of a crack in the element body 103 is further reliably suppressed.
In the multilayer feedthrough capacitor C101, the second electrode layers E2 cover the entire first electrode layers E1 (first electrode layers E1 included in the electrode portions 105a and 106a) when viewed from the first direction D101. Therefore, the stress tends not to concentrate on the end edges of the first electrode layers E1 included in the electrode portions 105a and 106a. Consequently, in the multilayer feedthrough capacitor C101, occurrence of a crack in the element body 103 is further reliably suppressed.
In the multilayer feedthrough capacitor C101, the region 106c1 includes the first portion 106c2-1 and the second portions 106c2-2. The widths W5 of the regions 106c2-2 in a third direction D103 continuously decrease with the increase in distance from the principal surface 103a (electrode portion 106a).
Internal stress is generated in the third electrode layer E3 and the fourth electrode layer E4 at a forming process of the respective electrode layers E3 and E4. In a case in which shapes of the third electrode layer E3 and the fourth electrode layer E4 in plan view have a corner, the internal stress tends to concentrate on the corner, and then the electrode layers E3 and E4 or the second electrode layer E2 located under the electrode layers E3 and E4 may peel off at the corner.
Bonding strength between the second electrode layer E2 and the element body 103 (side surface 103c) is smaller than bonding strength between the second electrode layer E2 and the first electrode layer E1. Therefore, in the second portion 106c2-2 in which the second electrode layer E2 is formed on the side surface 103c, the second electrode layer E2 tends to peel off from the side surface 103c, as compared with in the first portion 106c2-1.
In a case in which the width W5 of the second portion 106e2-2 continuously decreases with the increase in distance from the principal surface 103a, a shape of the second portion 106e2-2 in plan view has no corner. Therefore, a portion on which the internal stress concentrates tends not to be generated in the third electrode layer E3 and the fourth electrode layer E4. Consequently, occurrence of peel-off of the third electrode layer E3 and fourth electrode layer E4 and the second electrode layer E2 in the second portion 106e2-2 is suppressed.
In the multilayer feedthrough capacitor C101, the width W1 of the region 105c2 continuously decreases with the increase in distance from the principal surface 103a. Therefore, a shape of the region 105c2 in plan view also has no corner. Consequently, occurrence of peel-off of the third electrode layer E3 and fourth electrode layer E4 and the second electrode layer E2 in the region 105c2 is suppressed.
In the multilayer feedthrough capacitor C101, the end edge of the second portion 106e2-2 is curved when viewed from in the second direction D102. Also in this case, the shape of the second portion 106e2-2 in plan view has no corner. Therefore, a portion on which the internal stress concentrates tends not to be generated in the third electrode layer E3 and the fourth electrode layer E4 included in the second portion 106e2-2. Consequently, occurrence of peel-off of the third electrode layer E3 and fourth electrode layer E4 and the second electrode layer E2 in the second portion 106e2-2 is suppressed.
In the multilayer feedthrough capacitor C101, the end edge of the region 106c2 has an approximately arc shape when viewed from in the second direction D102. Also in this case, the shape of the second portion 106c2-2 in plan view has no corner. Therefore, a portion on which the internal stress concentrates tends not to be generated in the third electrode layer E3 and the fourth electrode layer E4 included in the second portion 106c2-2. Consequently, occurrence of peel-off of the third electrode layer E3 and fourth electrode layer E4 and the second electrode layer E2 in the second portion 106c2-2 is suppressed.
Next, a mounted structure of the multilayer feedthrough capacitor C101 will be described with reference to
The multilayer feedthrough capacitor C101 is solder-mounted on the electronic device ED. The electronic device ED includes a principal surface EDa and a plurality of pad electrodes PE101, PE102, and PE103. Each of the pad electrodes PE101, PE102, and PE103 is disposed on the principal surface EDa. The plurality of pad electrodes PE101, PE102, and PE103 are separated from each other. The multilayer feedthrough capacitor C101 is disposed on the electronic device ED in such a manner that the principal surface 103a that is the mounting surface and the principal surface EDa oppose each other.
In a case in which the multilayer feedthrough capacitor C101 is solder-mounted, molten solder wets to the external electrodes 105 and 106 (fourth electrode layers E4). Solder fillets SF are formed on the external electrodes 105 and 106 by solidification of the wet solder. The external electrodes 105 and 106 and the pad electrodes PE101, PE102, and PE103 that correspond to each other are coupled via the solder fillets SF.
The solder fillets SF are formed on the regions 105e1 and 106c1 and regions 105e2 and 106c2 of the electrode portions 105e and 106c. In addition to the regions 105e2 and 106c2, the regions 105e1 and 106c1 that do not include the second electrode layer E2 are also coupled to the pad electrodes PE101, PE102, and PE103 via the solder fillets SF. Although illustration is omitted, the solder fillet SF is also formed on the region 105c1 and region 105c2 of the electrode portion 105c.
In the electronic component device ECD2, occurrence of a crack in the element body 103 is reliably suppressed as described above.
Next, a configuration of a multilayer feedthrough capacitor C102 according to a modification of the seventh embodiment will be described with reference to
As with the multilayer feedthrough capacitor C101, the multilayer feedthrough capacitor C102 includes the element body 103, the pair of external electrodes 105, the plurality of internal electrodes 107 (not illustrated), and a plurality of internal electrodes 109 (not illustrated). The multilayer feedthrough capacitor C102 includes a pair of external electrodes 106. In the multilayer feedthrough capacitor C102, the number of the external electrodes 106 is different from that of the multilayer feedthrough capacitor C101.
As illustrated in
The electrode portions 106a included in one external electrode 106 and the electrode portions 106a included in another external electrode 106 is separated from each other in the second direction D102. Also in the present modification, the second electrode layers E2 cover an entirety of the first electrode layers E1 (first electrode layers E1 included in the electrode portion 106a) when viewed from the first direction D101. The first electrode layers E1 (first electrode layers E1 included in the electrode portion 106a) are not exposed from the second electrode layers E2 when viewed from the first direction D101.
A configuration of a multilayer capacitor C103 according to an eighth embodiment will be described with reference to
As illustrated in
As with the external electrode 106, the external electrode 116 includes an electrode portion 116a and a pair of electrode portions 116c. The electrode portion 116a is disposed on the principal surface 103a. Each of the electrode portions 116c is disposed on the side surface 103c and on the ridge portions 103j and 103k. The external electrode 116 is formed on the two surfaces, that is, the principal surface 103a and the side surface 103c, as well as on the ridge portions 103j and 103k. The electrode portions 116a and 116c adjacent each other are coupled and are electrically connected to each other. In the present embodiment, the external electrode 116 is not intentionally formed on the principal surface 103b.
The electrode portion 116c covers all one ends exposed at the side surface 103c of the respective internal electrodes. The electrode portion 116c is directly connected to the respective internal electrodes. The external electrode 116 is electrically connected to the respective internal electrodes.
As illustrated in
Next, a configuration of the external electrode 116 will be described.
The first electrode layer E1 is formed to cover the side surface 103c and the ridge portions 103j and 103k. The first electrode layer E1 is not intentionally formed on the pair of principal surfaces 103a and 103b. The first electrode layer E1 may be unintentionally formed on the principal surfaces 103a and 103b due to a production error, for example.
The second electrode layer E2 is formed over the first electrode layer E1 and the element body 103. In the present embodiment, the second electrode layer E2 is formed to cover a partial region of the first electrode layer E1. The partial region of the first electrode layer E1 is a region corresponding to a region 116c2 in the first electrode layer E1. The second electrode layer E2 is also formed to cover a partial region of the principal surface 103a, a partial region of the side surface 103c, and a partial region of the ridge portion 103j.
The third electrode layer E3 is formed on the second electrode layer E2 and on the first electrode layer E1 (portion of the first electrode layer E1 exposed from the second electrode layer E2) by plating method. The fourth electrode layer E4 is formed on the third electrode layer E3 by plating method.
The second electrode layer E2 included in each of the electrode portions 116a and 116c is integrally formed. The third electrode layer E3 included in each of the electrode portions 116a and 116c is integrally formed. The fourth electrode layer E4 included in each of the electrode portions 116a and 116c is integrally formed.
When viewed from the first direction D101, an entirety of the first electrode layer E1 (first electrode layer E1 included in the electrode portion 116c) is covered with the second electrode layer E2. When viewed from the first direction D101, the first electrode layer E1 (first electrode layer E1 included in the electrode portion 116c) is not exposed from the second electrode layer E2.
When viewed in the second direction D102, an end region near the principal surface 103a of the first electrode layer E1 (first electrode layer E1 included in the region 116c2) is covered with the second electrode layer E2. When viewed from the second direction D102, an end edge of the second electrode layer E2 crosses an end edge of the first electrode layer E1. When viewed from the second direction D102, an end region near the principal surface 103b of the first electrode layer E1 (first electrode layer E1 included in the region 116c1) is exposed from the second electrode layer E2. The region 116c2 includes the second electrode layer E2 formed over the first electrode layer E1 and the side surface 103c.
The region 116c2 includes a first portion 116c2-1 and a pair of second portions 116c2-2. In the first portion 116c2-1, the second electrode layer E2 is formed on the first electrode layer E1. In the pair of the second portions 116c2-2, the second electrode layer E2 is formed on the side surface 103c. The first portion 116c2-1 has a four-layer structure. Each of the second portions 116c2-2 includes the second electrode layer E2, the third electrode layer E3, and the fourth electrode layer E4. Each of the second portion 116c2-2 has a three-layer structure. The first portion 116c2-1 and the pair of second portions 116c2-2 are integrally formed. The first portion 116c2-1 is located between the pair of second portions 116c2-2 in the third direction D103. The second portions 116c2-2 are located at both sides of the first portion 116c2-2 when viewed from the second direction D102.
As illustrated in
As illustrated in
The multilayer capacitor C103 is also solder-mounted on the electronic device. In the multilayer capacitor C103, the principal surface 103a is arranged to constitute a mounting surface opposing the electronic device.
As described above, in the eighth embodiment, the region 116c2 located closer to the principal surface 103a than the region 116c1 includes the second electrode layer E2. The second electrode layer E2 is formed over the first electrode layer E1 and the side surface 103c. Therefore, the second electrode layer E2 covers the end edge of the first electrode layer E1 included in the region 116c2. Stress tends not to concentrate on the end edge of the first electrode layer E1 included in the region 116c2, even in a case in which external force is applied onto the multilayer capacitor C103 through a solder fillet. The end edge of the first electrode layer E1 tends not to serve as an origination of a crack. Consequently, in the multilayer capacitor C103, occurrence of a crack in the element body 103 is reliably suppressed.
In the multilayer capacitor C103, the second electrode layers E2 cover the entirety of the first electrode layers E1 (first electrode layers E1 included in the electrode portions 115a and 116a) when viewed from the first direction D101. Therefore, the stress tends not to concentrate on the end edges of the first electrode layers E1 included in the electrode portions 115a and 116a. Consequently, in the multilayer capacitor C103, occurrence of a crack in the element body 103 is further reliably suppressed.
In the multilayer capacitor C103, the region 116c2 includes the first portion 116c2-1 and the second portion 116c2-2. The width W15 of the second portion 116c2-2 continuously decreases with the increase in distance from the principal surface 103a (electrode portion 116a). Therefore, a shape of the second portion 116c2-2 in plan view has no corner. A portion on which the internal stress concentrates tends not to be generated in the third electrode layer E3 and the fourth electrode layer E4. Consequently, occurrence of peel-off of the third electrode layer E3 and fourth electrode layer E4 and the second electrode layer E2 in the second portion 116c2-2 is suppressed.
In the multilayer capacitor C103, the end edge of the second portion 116c2-2 is curved when viewed from in the second direction D102. Also in this case, the shape of the second portion 116c2-2 in plan view has no corner. Therefore, a portion on which the internal stress concentrates tends not to be generated in the third electrode layer E3 and the fourth electrode layer E4 included in the second portion 116c2-2. Consequently, occurrence of peel-off of the third electrode layer E3 and fourth electrode layer E4 and the second electrode layer E2 in the second portion 116c2-2 is suppressed.
In the multilayer capacitor C103, the end edge of the region 116c2 has an approximately arc shape when viewed from in the second direction D102. Also in this case, the shape of the second portion 106c2-2 in plan view has no corner. Therefore, a portion on which the internal stress concentrates tends not to be generated in the third electrode layer E3 and the fourth electrode layer E4 included in the second portion 116c2-2. Consequently, occurrence of peel-off of the third electrode layer E3 and fourth electrode layer E4 and the second electrode layer E2 in the second portion 116c2-2 is suppressed.
The electronic component device ECD2 may include the multilayer capacitor C103 in place of the multilayer feedthrough capacitor C101. In this case, occurrence of a crack in the element body 103 is reliably suppressed.
A configuration of a multilayer capacitor C201 according to a ninth embodiment will be described with reference to
As illustrated in
The element body 203 includes a pair of principal surfaces 203a and 203b opposing each other, a pair of side surfaces 203c opposing each other, and a pair of end surfaces 203e opposing each other. The pair of principal surfaces 203a and 203b and the pair of side surfaces 203c have a rectangular shape. The direction in which the pair of principal surfaces 203a and 203b opposes each other is a first direction D201. The direction in which the pair of side surfaces 203c opposes each other is a second direction D202. The direction in which the pair of end surfaces 203e opposes each other is a third direction D203. The multilayer capacitor C201 is solder-mounted on an electronic device (e.g., a circuit board or an electronic component). In the multilayer capacitor C201, the principal surface 203a is arranged to constitute a mounting surface opposing the electronic device.
The first direction D201 is a direction orthogonal to the respective principal surfaces 203a and 203b and is orthogonal to the second direction D202. The third direction D203 is a direction parallel to the respective principal surfaces 203a and 203b and the respective side surfaces 203c, and is orthogonal to the first direction D201 and the second direction D202. The second direction D202 is a direction orthogonal to the respective side surfaces 203c. The third direction D203 is a direction orthogonal to the respective end surfaces 203e. In the ninth embodiment, a length of the element body 203 in the third direction D203 is larger than a length of the element body 203 in the first direction D201, and larger than a length of the element body 203 in the second direction D202. The third direction D203 is a longitudinal direction of the element body 203.
The pair of side surfaces 203c extends in the first direction D201 to couple the pair of principal surfaces 203a and 203b. The pair of side surfaces 203c also extends in the third direction D203. The pair of end surfaces 203e extends in the first direction D201 to couple the pair of principal surfaces 203a and 203b. The pair of end surfaces 203e also extends in the second direction D202.
The element body 203 includes a pair of ridge portions 203g, a pair of ridge portions 203h, four ridge portions 203i, a pair of ridge portions 203j, and a pair of ridge portions 203k. The ridge portion 203g is located between the end surface 203e and the principal surface 203a. The ridge portion 203h is located between the end surface 203e and the principal surface 203b. The ridge portion 203i is located between the end surface 203e and the side surface 203c. The ridge portion 203j is located between the principal surface 203a and the side surface 203c. The ridge portion 203k is located between the principal surface 203b and the side surface 203c. In the present embodiment, each of the ridge portions 203g, 203h, 203i, 203j, and 203k is rounded to curve. The element body 203 is subject to what is called a round chamfering process.
The end surface 203e and the principal surface 203a are indirectly adjacent to each other with the ridge portion 203g therebetween. The end surface 203e and the principal surface 203b are indirectly adjacent to each other with the ridge portion 203h therebetween. The end surface 203e and the side surface 203c are indirectly adjacent to each other with the ridge portion 203i therebetween. The principal surface 203a and the side surface 203c are indirectly adjacent to each other with the ridge portion 203j therebetween. The principal surface 203b and the side surface 203c are indirectly adjacent to each other with the ridge portion 203k therebetween.
The element body 203 is configured by laminating a plurality of dielectric layers in the second direction D202. The element body 203 includes the plurality of laminated dielectric layers. In the element body 203, a lamination direction of the plurality of dielectric layers coincides with the second direction D202. Each dielectric layer includes, for example, a sintered body of a ceramic green sheet containing a dielectric material. As the dielectric material, for example, a dielectric ceramic of BaTiO3 base, Ba(Ti,Zr)O3 base, or (Ba,Ca)TiO3 base is used. In an actual element body 203, each of the dielectric layers is integrated to such an extent that a boundary between the dielectric layers cannot be visually recognized. In the element body 203, the lamination direction of the plurality of dielectric layers may coincide with the first direction D201.
As illustrated in
The internal electrodes 207 and the internal electrodes 209 are disposed in different positions (layers) in the second direction D202. The internal electrodes 207 and the internal electrodes 209 are alternately disposed in the element body 203 to oppose each other in the second direction D202 with an interval therebetween. Polarities of the internal electrodes 207 and the internal electrodes 209 are different from each other. In a case in which the lamination direction of the plurality of dielectric layers is the first direction D201, the internal electrodes 207 and the internal electrodes 209 are disposed in different positions (layers) in the first direction D201. Each of the internal electrodes 207 and 209 includes one end exposed to a corresponding side surface 203e.
The plurality of internal electrodes 207 and the plurality of internal electrodes 209 are alternately disposed in the second direction D202. Each of the internal electrodes 207 and 209 is located in a plane approximately orthogonal to each of the principal surfaces 203a and 203b. The internal electrodes 207 and the internal electrodes 209 oppose each other in the second direction D202. The direction (second direction D202) in which the internal electrodes 207 and the internal electrodes 209 oppose each other is orthogonal to the direction (first direction D201) orthogonal to each of the principal surfaces 203a and 203b. As illustrated in
As also illustrated in
The external electrode 205 is formed on the four surfaces, that is, the principal surface 203a, the end surface 203e, and the pair of side surfaces 203c, as well as on the ridge portions 203g, 203h, 203i, and 203j. The electrode portions 205a, 205b, 205c, and 205e adjacent each other are coupled and are electrically connected to each other. In the present embodiment, the external electrode 205 is not intentionally formed on the principal surface 203b. The electrode portion 205e disposed on the end surface 203e covers all one ends exposed at the end surface 203e of the corresponding internal electrodes 207 or 209. The electrode portion 205e is directly connected to the respective internal electrodes 207 and 209. The external electrode 205 is electrically connected to the respective internal electrodes 207 and 209.
As illustrated in
The first electrode layer E1 included in the electrode portion 205a is disposed on the ridge portion 203g, and is not disposed on the principal surface 203a. The first electrode layer E1 included in the electrode portion 205a is in contact with the entire ridge portion 203g. The principal surface 203a is not covered with the first electrode layer E1, thereby being exposed from the first electrode layer E1. The second electrode layer E2 included in the electrode portion 205a is disposed on the first electrode layer E1 and on the principal surface 203a. An entirety of the first electrode layer E1 is covered with the second electrode layer E2. In the electrode portion 205a, the second electrode layer E2 is in contact with a part of the principal surface 203a (partial region near the end surface 203e in the principal surface 203a) and an entirety of the first electrode layer E1. The electrode portion 205a has a four-layer structure on the ridge portion 203g, and has a three-layer structure on the principal surface 203a.
The second electrode layer E2 included in the electrode portion 205a is formed to cover the entire ridge portion 203g and the part of the principal surface 203a (partial region near the end surface 203e in the principal surface 203a). The second electrode layer E2 included in the electrode portion 205a is formed to indirectly cover the entire ridge portion 203g with the first electrode layer E1 therebetween. The second electrode layer E2 included in the electrode portion 205a is formed to directly cover the part of the principal surface 203a. The second electrode layer E2 included in the electrode portion 205a is formed to directly cover an entire portion of the first electrode layer E1 formed on the ridge portion 203g.
The first electrode layer E1 included in the electrode portion 205b is disposed on the ridge portion 203h, and is not disposed on the principal surface 203b. The first electrode layer E1 included in the electrode portion 205b is in contact with the entire ridge portion 203h. The principal surface 203b is not covered with the first electrode layer E1, thereby being exposed from the first electrode layer E1. The electrode portion 205b does not include the second electrode layer E2. The principal surface 203b is not covered with the second electrode layer E2, thereby being exposed from the second electrode layer E2. The second electrode layer E2 is not formed on the principal surface 203b. The electrode portion 5b has a three-layer structure.
The first electrode layer E1 included in the electrode portion 205c is disposed on the ridge portion 203i, and is not disposed on the side surface 203c. The first electrode layer E1 included in the electrode portion 205c is in contact with the entire ridge portion 203i. The side surface 203c is not covered with the first electrode layer E1, thereby being exposed from the first electrode layer E1. The second electrode layer E2 included in the electrode portion 205c is disposed on the first electrode layer E1 and on the side surface 203c. A part of the first electrode layer E1 is covered with the second electrode layer E2. In the electrode portion 205c, the second electrode layer E2 is in contact with a part of the side surface 203c and a part of the first electrode layer E1. The second electrode layer E2 included in the electrode portion 205c includes a portion located on the side surface 203c.
The second electrode layer E2 included in the electrode portion 205c is formed to cover a part of the ridge portion 203i (partial region near the principal surface 203a in the ridge portion 203i) and a part of the side surface 203c (corner region near the principal surface 203a and end surface 203e in the side surface 203c). The second electrode layer E2 included in the electrode portion 205c indirectly is formed to indirectly cover the part of the ridge portion 203i with the first electrode layer E1 therebetween. The second electrode layer E2 included in the electrode portion 205c is formed to directly cover the part of the side surface 3c. The second electrode layer E2 included in the electrode portion 205c is formed to directly cover the part of the first electrode layer E1 formed in the ridge portion 203i.
The electrode portion 205c includes a region 205c1 and a region 205c2. The region 205c2 is located closer to the principal surface 203a than the region 205c1. In the present embodiment, the electrode portion 205c includes only two regions 205c1 and 205c2. The region 205c1 includes the first electrode layer E1, the third electrode layer E3, and the fourth electrode layer E4. The region 205c1 does not include the second electrode layer E2. The region 205c1 has a three-layer structure. The region 205c2 includes the first electrode layer E1, the second electrode layer E2, the third electrode layer E3, and the fourth electrode layer E4. The region 205c2 has a four-layer structure on the ridge portion 203i, and has a three-layer structure on the side surface 203c. The region 205c1 is the region where the first electrode layer E1 is exposed from the second electrode layer E2. The region 205c2 is the region where the first electrode layer E1 is covered with the second electrode layer E2.
The first electrode layer E1 included in the electrode portion 205e is disposed on the end surface 203e. The entire end surface 203e is covered with the first electrode layer E1. The first electrode layer E1 included in the electrode portion 205e is in contact with the entire end surface 203e. The second electrode layer E2 included in the electrode portion 205e is disposed on the first electrode layer E1. A part of the first electrode layer E1 is covered with the second electrode layer E2. In the electrode portion 205e, the second electrode layer E2 is in contact with the part of the first electrode layer E1. The second electrode layer E2 included in the electrode portion 205e is formed to cover a part of the end surface 203e (partial region near the principal surface 203a in the end surface 203e). The second electrode layer E2 included in the electrode portion 205e is formed to indirectly cover the part of the end surface 203e with the first electrode layer E1 therebetween. The second electrode layer E2 included in the electrode portion 205e is formed to directly cover the part of the first electrode layer E1 formed on the end surface 203e. In the electrode portion 205e, the first electrode layer E1 is formed on the end surface 203e to be connected to the one ends of the respective internal electrodes 207 and 209.
The electrode portion 205e includes a region 205e1 and a region 205e2. The region 205e2 is located closer to the principal surface 203a than the region 205e1. In the present embodiment, the electrode portion 205e includes only two regions 205e1 and 205e2. The region 205e1 includes the first electrode layer E1, the third electrode layer E3, and the fourth electrode layer E4. The region 205e1 does not include the second electrode layer E2. The region 205e1 has a three-layer structure. The region 205e2 includes the first electrode layer E1, the second electrode layer E2, the third electrode layer E3, and the fourth electrode layer E4. The region 205e2 has a four-layer structure. The region 205e1 is the region where the first electrode layer E1 is exposed from the second electrode layer E2. The region 205e2 is the region where the first electrode layer E1 is covered with the second electrode layer E2.
The first electrode layer E1 is formed by applying a conductive paste onto the surface of the element body 203 and sintering it. The first electrode layer E1 is formed to cover the end surface 203e and the ridge portions 203g, 203h, and 203i. The first electrode layer E1 is a sintered metal layer formed by sintering a metal component (metal powder) contained in the conductive paste. The first electrode layer E1 is the sintered metal layer formed on the element body 203. The first electrode layer E1 is not intentionally formed on the pair of principal surfaces 203a and 203b and the pair of side surfaces 203c. The first electrode layer E1 may be unintentionally formed on the principal surfaces 203a and 203b and the side surfaces 203c due to a production error, for example.
In the present embodiment, the first electrode layer E1 is a sintered metal layer made of Cu. The first electrode layer E1 may be a sintered metal layer made of Ni. The first electrode layer E1 contains a base metal. The conductive paste contains, for example, powder made of Cu or Ni, a glass component, an organic binder, and an organic solvent.
The second electrode layer E2 is formed by curing a conductive resin paste applied onto the first electrode layer E1, the principal surface 203a, and the pair of side surfaces 203c. The second electrode layer E2 is formed on the first electrode layer E1 and the element body 203. In the present embodiment, the second electrode layer E2 is formed to cover a partial region of the first electrode layer E1. The partial region of the first electrode layer E1 is a region, in the first electrode layer E1, corresponding to the electrode portion 205a, the region 205c2, and the region 205e2. The second electrode layer E2 is formed to directly cover a part of the ridge portion 203j (partial region near the end surface 203e in the ridge portion 203j). The second electrode layer E2 is in contact with the part of the ridge portion 203j. The first electrode layer E1 serves as an underlying metal layer for forming the second electrode layer E2. The second electrode layer E2 is a conductive resin layer formed on the first electrode layer E1.
The conductive resin paste contains, for example, a resin (e.g., a thermosetting resin), a conductive material (e.g., metal powder), and an organic solvent. As the metal powder, for example, Ag powder or Cu powder is used. As the thermosetting resin, for example, a phenolic resin, an acrylic resin, a silicone resin, an epoxy resin, or a polyimide resin is used.
The third electrode layer E3 is formed on the second electrode layer E2 and on the first electrode layer E1 (potion of the first electrode layer E1 exposed from the second electrode layer E2) by plating method. In the present embodiment, the third electrode layer E3 is a Ni plating layer formed on the first electrode layer E1 and on the second electrode layer E2 by Ni plating. The third electrode layer E3 may be an Sn plating layer, a Cu plating layer, or an Au plating layer. The third electrode layer E3 contains Ni, Sn, Cu, or Au.
The fourth electrode layer E4 is formed on the third electrode layer E3 by plating method. In the present embodiment, the fourth electrode layer E4 is an Sn plating layer formed on the third electrode layer E3 by Sn plating. The fourth electrode layer E4 may be a Cu plating layer or an Au plating layer. The fourth electrode layer E4 contains Sn, Cu, or Au. The third electrode layer E3 and fourth electrode layer E4 constitute a plating layer formed on the second electrode layer E2. In the present embodiment, the plating layer formed on the second electrode layer E2 has a two-layer structure.
The first electrode layer E1 included in each of the electrode portions 205a, 205b, 205c, and 205e is integrally formed. The second electrode layer E2 included in each of the electrode portions 205a, 205c, and 205e is integrally formed. The third electrode layer E3 included in each of the electrode portions 205a, 205b, 205c, and 205e is integrally formed. The fourth electrode layer E4 included in each of the electrode portions 205a, 205b, 205c, and 205e is integrally formed.
The first electrode layer E1 (first electrode layer E1 included in the electrode portion 205e) is formed on the end surface 3e to be connected to the respective internal electrodes 207 and 209. The first electrode layer E1 is formed to cover the entire end surface 203e, the entire ridge portion 203g, the entire ridge portion 203h, and the entire ridge portion 203i. The second electrode layer E2 (second electrode layer E2 included in the electrode portions 205a, 205c, and 205e) is formed to continuously cover a part of the principal surface 203a, a part of the end surface 203e, and a part of each of the pair of side surfaces 203c. The second electrode layer E2 (second electrode layer E2 included in the electrode portions 205a, 205c, and 205e) is formed to cover the entire ridge portion 203g, a part of the ridge portion 203i, and a part of the ridge portion 203j. The second electrode layer E2 includes portions each corresponding to the part of the principal surface 203a, the part of the end surface 203e, the part of each of the pair of side surfaces 203c, the entire ridge portion 203g, the part of the ridge portion 203i, and the part of the ridge portion 203j. The first electrode layer E1 (first electrode layer E1 included in the electrode portion 205e) is directly connected to the respective internal electrodes 207 and 209.
The first electrode layer E1 (first electrode layer E1 included in the electrode portions 205a, 205b, 205c, and 205e) includes a region covered with the second electrode layer E2 (second electrode layer E2 included in the electrode portions 205a, 205c, and 205e), and a region not covered with the second electrode layer E2 (second electrode layer E2 included in the electrode portions 205a, 205c, and 205e). The third electrode layer E3 and the fourth electrode layer E4 are formed to cover the region of the first electrode layer E1 not covered with the second electrode layer E2 and the second electrode layer E2.
As illustrated in
As illustrated in
As illustrated in
As illustrated in
In the present embodiment, the second electrode layer E2 is formed to continuously cover only the part of the principal surface 203a, only the part of the end surface 203e, and only the part of each of the pair of side surfaces 203c. The second electrode layer E2 is formed to cover the entire ridge portion 203g, only the part of the ridge portion 203i, and only the part of the ridge portion 203j. The part of a portion, of the first electrode layer E1, covering the ridge portion 203i is exposed from the second electrode layer E2. For example, the first electrode layer E1 included in the region 205c1 is exposed from the second electrode layer E2. The first electrode layer E1 is formed on the end surface 203e to be connected to the corresponding regions 207a and 209a. In present embodiment, the first electrode layer E1 is also formed on the end surface 203e to be connected to the corresponding regions 207b and 209b. In present embodiment, the first electrode layer E1 is directly connected to the one ends of all the corresponding internal electrodes 207 and 209.
As illustrated in
In a case in which the multilayer capacitor C201 is solder-mounted on an electronic device, external force applied onto the multilayer capacitor C201 from the electronic device may act as stress on the element body 203 from a solder fillet formed at the solder-mounting, through the external electrode 205. In this case, a crack may occur in the element body 203. The External force tends to act on a region defined by a part of the principal surface 203a, a part of the end surface 203e, and a part of each of the pair of side surfaces 203c, in the element body 203. In the multilayer capacitor C201, the second electrode layer E2 (second electrode layer E2 included in the electrode portions 205a, 203c, and 205e) is formed to continuously cover only the part of the principal surface 203a, only the part of the end surface 203e, and only the part of each of the pair of side surfaces 203c. Therefore, the external force applied onto the multilayer capacitor C201 from the electronic device tends not to act on the element body 203. Consequently, in the multilayer capacitor C201, occurrence of a crack in the element body 203 is suppressed.
A region between the element body 203 and the second electrode layer E2 may act as a path through which moisture infiltrates. In a case in which moisture infiltrates from the region between the element body 203 and the second electrode layer E2, durability of the multilayer capacitor C201 decreases. The multilayer capacitor C201 includes few paths through which moisture infiltrates, as compared with a multilayer capacitor in which the second electrode layer E2r is formed to continuously cover the entire end surface 203e, a part of each of the pair of principal surface 203a and 203b, and a part of each of the pair of side surfaces 203c. Therefore, in the multilayer capacitor C201, moisture resistance reliability is improved.
The multilayer capacitor C201 includes the plurality of internal electrodes 207 and 209 exposed to the respective end surfaces 203. The external electrodes 205 include the first electrode layer E1 (first electrode layer E1 included in the electrode portion 205e) formed on the end surface 203e to be connected to the respective internal electrodes 207 and 209. In this case, the external electrodes 205 (first electrode layer E1) and the internal electrodes 207 and 209 that correspond to each other are favorably in contact with each other. Therefore, the external electrodes 205 and the internal electrodes 207 and 209 that correspond to each other are reliably electrically connected to each other.
In the multilayer capacitor C201, the first electrode layer E1 (first electrode layer E1 included in the electrode portion 205e) includes the region covered with the second electrode layer E2 (second electrode layer E2 included in the electrode portion 205e) and the region not covered with the second electrode layer E2 (second electrode layer E2 included in the electrode portion 205e). Electric resistance of the second electrode layer E2 is larger than electric resistance of the first electrode layer E1. The region, in the first electrode layer E1, not covered with the second electrode layer E2 is electrically connected to the electronic device without passing through the second electrode layer E2. Therefore, in the multilayer capacitor C201, an increase in ESR is suppressed, even in a case in which the external electrode 205 includes the second electrode layer E2.
In the multilayer capacitor C201, the first electrode layer E1 is also formed on the ridge portion 203i and the ridge portion 203g. Bonding strength between the second electrode layer E2 and the element body 203 is smaller than bonding strength between the second electrode layer E2 and the first electrode layer E1. In multilayer capacitor C201, the first electrode layer E1 is formed on the ridge portion 203i and the ridge portion 203g. Therefore, even in a case in which the second electrode layer E2 peels off from the element body 203, the peel-off of the second electrode layer E2 tends not to develop to a position corresponding to the end surface 203e beyond a position corresponding to the ridge portion 203i and ridge portion 203g.
In the multilayer capacitor C201, the second electrode layer E2 (second electrode layer E2 included in the electrode portions 205a and 205c) is formed to cover a part of the portion of the first electrode layer E1 formed on the ridge portion 203i (first electrode layer E1 included in the region 205c2) and an entirety of the portion of the first electrode layer E1 formed on the ridge portion 203g. In this configuration, the peel-off of the second electrode layer E2 further tends not to develop to the position corresponding to the end surface 203e.
The Stress acting on the element body due to the external force applied onto the multilayer capacitor C201 from the electronic device tends to concentrate on the end edge of the first electrode layer E1. A crack may occur in the element body 203 with the end edge of the first electrode layer E1 serving as an origination. In the multilayer capacitor C201, the second electrode layer E2 is formed to cover the part of the portion of the first electrode layer E1 formed on the ridge portion 203i (first electrode layer E1 included in the region 205c2) and the entirety of the portion of the first electrode layer E1 formed on the ridge portion 203g. Therefore, the stress tends not to concentrate on the end edge of the first electrode layer E1. Consequently, in the multilayer capacitor C201, the occurrence of the crack in the element body 203 is reliably suppressed.
In the multilayer capacitor C201, when viewed from the third direction D202, the area of the region located on the side surface 203c and ridge portion 203i in the second electrode layer E2 is larger than the area of the region located on the ridge portion 203i in the first electrode layer E1. When viewed from the third direction D203, the area of the region located on the end surface 203e and ridge portion 203g in the second electrode layer E2 is smaller than the area of the region located on the end surface 203e and ridge portion 203g in the first electrode layer E1. In this case, the increase in ESR is further suppressed.
In the multilayer capacitor C201, the part of the portion of the first electrode layer E1 formed on the ridge portion 203i is exposed from the second electrode layer E2. For example, the first electrode layer E1 included in the region 205c1 is exposed from the second electrode layer E2. In the present embodiment, the area of the region located on the side surface 203c and ridge portion 203i in the second electrode layer E2 is larger than an area of the part of the portion of the first electrode layer E1 formed on the ridge portion 203i. In this case, the increase in ESR is further suppressed.
In the multilayer capacitor C201, the area of the region located on the end surface 203e and ridge portion 203g in the second electrode layer E2 is smaller than an area of the region exposed from the second electrode layer E2 in the region located on the end surface 203e and ridge portion 203g in the first electrode layer E1. In this case, the increase in ESR is further suppressed.
In the multilayer capacitor C201, the external electrode 205 includes the third electrode layer E3 and fourth electrode layer E4. The third electrode layer E3 and fourth electrode layer E4 are formed to cover the second electrode layer E2 and on the region of the first electrode layer E1 exposed from the second electrode layer E2. The external electrode 205 includes the third electrode layer E3 and fourth electrode layer E4, and thus the multilayer capacitor C201 can be solder-mounting on the electronic device. The region of the first electrode layer E1 exposed from the second electrode layer E2 is electrically connected to the electronic device via the third electrode layer E3 and fourth electrode layer E4. Therefore, in the multilayer capacitor C201, the increase in ESR is further suppressed.
In the multilayer capacitor C201, when viewed from the third direction D203, the height H2 of the second electrode layer E2 is a half of the height H1 of the element body 203, or less. The multilayer capacitor C201 includes few paths through which moisture infiltrates, as compared with a configuration in which the height H2 of the second electrode layer E2 is higher than a half of the height H1 of the element body 203 when viewed from the third direction D203. Therefore, in the multilayer capacitor C201, the moisture resistance reliability is further improved. In the multilayer capacitor C201, the increase in ESR is suppressed, as compared with in the configuration in which the height H2 of the second electrode layer E2 is higher than a half of the height H1 of the element body 203 when viewed from the third direction D203.
In the multilayer capacitor C201, the principal surface 203b of the element body 203 is exposed from the second electrode layer E2. In the multilayer capacitor C201, the increase in ESR is suppressed.
In the multilayer capacitor C201, the second electrode layer E2 is in contact with a part of the ridge portion 203j. Therefore, a crack tends not to occur in the part of the ridge portion 203j. The second electrode layer E2 reliably covers the first electrode layer E1, and thus the second electrode layer E2 relieves stress acting on the first electrode layer E1.
In the present embodiment, the multilayer capacitor C201 also has the following operations and effects.
In the multilayer capacitor C201, when viewed from the first direction D201, the first electrode layer E1 (first electrode layer E1 included in the electrode portion 205a) is entirely covered with the second electrode layer E2. Therefore, the stress tends not to concentrate on the end edge of the first electrode layer E1 included in the electrode portion 205a. When viewed from the second direction D202, the end region near the principal surface 203a of the first electrode layer E1 (first electrode layer E1 included in the region 205c2) is covered with the second electrode layer E2. Therefore, the stress tends not to concentrate on the end edge of the first electrode layer E1 included in the region 205c2. Consequently, in the multilayer capacitor C201, occurrence of a crack in the element body 203 is suppressed.
In the multilayer capacitor C201, when viewed from the second direction D202, the end edge E2e of the second electrode layer E2 crosses the end edge E1e of the first electrode layer E1. The entirety of the first electrode layer E1 is not covered with the second electrode layer E2. The first electrode layer E1 includes the region exposed from the second electrode layer E2. Therefore, in the multilayer capacitor C201, an increase in an amount of conductive resin paste used for forming the second electrode layer E2 is suppressed.
The electric resistance of the second electrode layer E2 is larger than the electric resistance of the first electrode layer E1. In the region 205e1 included in the electrode portion 205e, the first electrode layer E1 is exposed from the second electrode layer E2. The region 205e1 does not include the second electrode layer E2. At the region 205e1, the first electrode layer E1 is electrically connected to the electronic device without passing through the second electrode layer E2. Therefore, in the multilayer capacitor C201, an increase in ESR is suppressed.
The region 205c2 included in the electrode portion 205c includes the second electrode layer E2. Therefore, even in a case in which the external electrode 205 includes the electrode portion 205c, the stress tends not to concentrate on the end edge of the external electrode 205. The end edge of the external electrode 205 tends not to serve as an origination of a crack. Consequently, in the multilayer capacitor C201, the occurrence of the crack in the element body 203 is reliably suppressed.
The region 205e2 included in the electrode portion 205e includes the second electrode layer E2. Therefore, even in a case in which the external electrode 205 includes the electrode portion 205e, the stress tends not to concentrate on the end edge of the external electrode 205. Consequently, in the multilayer capacitor C201, the occurrence of the crack in the element body 203 is reliably suppressed.
In the multilayer capacitor C201, the width of the region 205c2 in the third direction D203 decreases with the increase in distance from the principal surface 203a. The width of the second electrode layer E2 viewed from the second direction D202 decreases with the increase in distance from the principal surface 203a. Therefore, the occurrence of the crack in the element body 203 is suppressed, and the increase in the amount of conductive resin paste used for forming the second electrode layer E2 is further suppressed.
In the present embodiment, the multilayer capacitor C201 also has the following operations and effects.
In a case in which the multilayer capacitor C201 is solder-mounted on the electronic device, the external force also tends to act on the element body 203 through the region near the principal surface 203a in the end surface 203e. In the multilayer capacitor C201, the second electrode layer E2 (second electrode layer E2 included in the electrode portion 205e) is formed to cover the portion near the principal surface 203a in the end surface 203e. Therefore, the external force applied onto the multilayer capacitor C201 from the electronic device tends not to act on the element body 203. Consequently, the occurrence of the crack in the element body 203 is suppressed.
In the multilayer capacitor C201, the second electrode layer E2 (second electrode layer E2 included in the electrode portion 205e) is formed to cover the portion near the principal surface 203a in the end surface 203e. Therefore, the end surface 203e includes the region not covered with the second electrode layer E2, when viewed from the third direction D203. The multilayer capacitor C201 includes few paths through which moisture infiltrates, as compared with a multilayer capacitor in which the second electrode layer E2r is formed to cover the entire end surface 203e. Consequently, in the multilayer capacitor C201, the moisture resistance is improved.
In the multilayer capacitor C201, the principal surface 203a is arranged to constitute the mounting surface, and the plurality of internal electrodes 207 and 209. Therefore, in the multilayer capacitor C201, a current path formed for each of the internal electrodes 207 and 209 is short, and ESL is low.
In the multilayer capacitor C201, when viewed from the third direction D203, the one end of each of the internal electrodes 207 and 209 includes the regions 207a and 209a and the regions 207b and 209b. Also in this case, there are few paths through which moisture infiltrates. Therefore, in the multilayer capacitor C201, the moisture resistance reliability is improved.
In the multilayer capacitor C201, each length Lia of the regions 207a and 209a in the first direction D201 is smaller than each length Lib of the regions 207b and 209b in the first direction D201. In this case, there are fewer paths through which moisture infiltrates. Therefore, in the multilayer capacitor C201, the moisture resistance reliability is further improved.
In the multilayer capacitor C201, the external electrodes 205 include the first electrode layer E1 formed on the end surface 203e to be connected to the respective internal electrodes 207 and 209. In this case, the external electrodes 205 (first electrode layer E1) and the internal electrodes 207 and 209 that correspond to each other are favorably in contact with each other. Therefore, the external electrodes 205 and the internal electrodes 207 and 209 that correspond to each other are reliably electrically connected to each other. The electric resistance of the second electrode layer E2 is larger than the electric resistance of the first electrode layer E1. In a case in which the external electrodes 205 include the first electrode layer E1 connected to the respective internal electrodes 207 and 209, the first electrode layer E1 is electrically connected to the electronic device without passing through the second electrode layer E2. Therefore, in the multilayer capacitor C201, even in a case in which the external electrode 205 includes the second electrode layer E2, the increase in ESR is suppressed.
In the multilayer capacitor C201, the regions 207b of all the internal electrodes 207 and the regions 209b of all the internal electrodes 209 is connected with the respective first electrode layer E1. Therefore, in the multilayer capacitor C201, the increase in ESR is further suppressed.
In the multilayer capacitor C201, the external electrode 205 includes the third electrode layer E3 and fourth electrode layer E4. The third electrode layer E3 and fourth electrode layer E4 are formed to cover the second electrode layer E2 and the first electrode layer E1 (region of the first electrode layer E1 exposed from the second electrode layer E2). The external electrode 205 includes the third electrode layer E3 and fourth electrode layer E4. Therefore, the multilayer capacitor C201 can be solder-mounting on the electronic device. The first electrode layer E1 is electrically connected to the electronic device via the third electrode layer E3 and fourth electrode layer E4. Therefore, in the multilayer capacitor C201, the increase in ESR is further suppressed.
In the multilayer capacitor C201, when viewed from the second direction D203, the end edge E2e of the second electrode layer E2 crosses the one end of each of the internal electrodes 207 and 209. Also in this case, there are few paths through which moisture infiltrates. Therefore, in the multilayer capacitor C201, the moisture resistance reliability is reliably improved.
In the multilayer capacitor C201, the second electrode layer E2 is formed to cover the portion near the end surface 203e in the principal surface 203a. The external force applied onto the multilayer capacitor C201 from the electronic device also tends to act on the element body 203 through the region near the end surface 203e in the principal surface 203a. Therefore, in the multilayer capacitor C201, the occurrence of the crack in the element body 203 is reliably suppressed.
In the multilayer capacitor C201, the second electrode layer E2 is formed to cover the portion near the end surface 203e in the side surface 203c. The external force applied onto the multilayer capacitor C201 from the electronic device also tends to act on the element body 203 through the region near the end surface 203e in the side surface 203c. Therefore, in the multilayer capacitor C201, the occurrence of the crack in the element body 203 is reliably suppressed.
In the multilayer capacitor C201, the second electrode layer E2 located on the side surface 203c opposes the internal electrode 207 or 209 having a polarity different from that of the second electrode layer E2, in the second direction D202. Therefore, capacitance component is formed between the second electrode layer E2 located on the side surface 203c and the internal electrode 207 or 209 opposing the second electrode layer E2. Consequently, in multilayer capacitor C201, electrostatic capacitance increases.
In the multilayer capacitor C201, the second electrode layer E2 is not formed on the principal surface 203b. In a case in which the multilayer capacitor C201 is mounted on an electronic device in such a manner that the principal surface 203a is arranged to constitute the mounting surface, the principal surface 203b needs to be picked up by a suction nozzle of a mounter. In the multilayer capacitor C201, a shape of the external electrode 205 on the principal surface 203a is different from a shape of the external electrode 205 on the principal surface 203b. Therefore, the principal surface 203a and the principal surface 203b are easily distinguished from each other. Consequently, the multilayer capacitor C201 is reliably mounted on the electronic device.
In the multilayer capacitor C201, the distance Gc is larger than the distances Ga and Gb. Therefore, in the multilayer capacitor C201, even in a case in which a crack occurs from the side surface 203c of the element body 203, the crack tends not to reach to the internal electrodes 207 and 209.
Next, a mounted structure of the multilayer capacitor C201 will be described with reference to
As illustrated in
In a case in which the multilayer capacitor C201 is solder-mounted, molten solder wets to the external electrodes 205 (fourth electrode layers E4). Solder fillets SF are formed on the external electrodes 205 by solidification of the wet solder. The external electrodes 205 and the pad electrodes PE101, PE102, and PE103 that correspond to each other are coupled via the solder fillets SF.
The solder fillet SF is formed on the region 205e1 and region 205e2 of the electrode portion 205e. In addition to the region 205e2, the region 205e1 that does not include the second electrode layer E2 is also coupled to the corresponding pad electrode PE1 or PE2 via the solder fillet SF. When viewed from the third direction D203, the solder fillet SF overlaps with the region 205e1 included in the electrode portion 205e (first electrode layer E1 included in the region 205e1). Although illustration is omitted, the solder fillet SF is also formed on the region 205c1 and region 205c2 of the electrode portion 205c. A height of the solder fillet SF in the first direction D201 is larger than a height of the second electrode layer E2. The solder fillet SF extends closer to the principal surface 203b beyond the end edge E2e of the second electrode layer E2 in the first direction D201.
In the electronic component device ECD3, occurrence of a crack in the element body 103 is suppressed and moisture resistance reliability is improved as described above. In the electronic component device ECD3, when viewed from the third direction D203, the solder fillet SF overlaps with the region 205e1 included in the electrode portion 205e, and thus an increase in ESR is suppressed, even in a case in which the external electrode 205 includes the second electrode layer E2. In the electronic component device ECD3, ESL is low as described above.
Next, configurations of multilayer capacitors C202 according to modifications of the ninth embodiment will be described with reference to
As with the multilayer capacitor C201, the multilayer capacitor C202 includes the element body 3, the pair of external electrodes 5, the plurality of internal electrodes 7 (not illustrated), and the plurality of internal electrodes 9 (not illustrated). In the multilayer capacitor C202, a shape of the region 205c2 (second electrode layer E2 included in the region 205c2) is different from that of the multilayer capacitor C201.
As is the case in the multilayer capacitor C201, in the multilayer capacitors C202 illustrated in
In the multilayer capacitor C202 illustrated in
In the multilayer capacitor C202 illustrated in
A configuration of a multilayer feedthrough capacitor C203 according to a tenth embodiment will be described with reference to
As illustrated in
As illustrated in
The internal electrodes 217 and the internal electrodes 219 are disposed in different positions (layers) in the first direction D201. The internal electrodes 217 and the internal electrodes 219 are alternately disposed in the element body 203 to oppose each other in the first direction D201 with an interval therebetween. Polarities of the internal electrodes 217 and the internal electrodes 219 are different from each other. In a case in which the lamination direction of the plurality of dielectric layers is the second direction D202, the internal electrodes 217 and the internal electrodes 219 are disposed in different positions (layers) in the second direction D202. Both ends of the internal electrode 217 are exposed to the pair of end surfaces 203e. Both ends of the internal electrode 219 are exposed to the pair of side surfaces 203c.
As with the external electrodes 205 of the multilayer capacitor C201, the external electrodes 205 are disposed at both end portions of the element body 203 in the third direction D203. Each of the external electrodes 205 is disposed on a corresponding end surface 203e side of the element body 203. The external electrode 205 includes the electrode portions 205a, 205b, 205c, and 205e. The electrode portion 205a is disposed on the principal surface 203a and on the ridge portion 203g. The electrode portion 205b is disposed on the ridge portion 203h. The electrode portion 205c is disposed on each ridge portion 203i. The electrode portion 205e is disposed on the corresponding end surface 203e. The external electrode 205 also includes electrode portions disposed on the ridge portions 203j. The electrode portion 205c is also disposed on the side surface 203c. The electrode portion 205e covers all the ends exposed at the end surface 203e of the internal electrodes 217. The internal electrode 217 is directly connected to the electrode portion 205e. The internal electrode 217 is electrically connected to the pair of external electrodes 205.
The first electrode layer E1 included in the external electrode 205 is formed on the end surface 203e to be connected to the internal electrode 217. The first electrode layer E1 included in the external electrode 205 is formed to cover the entire end surface 203e, the entire ridge portion 203g, the entire ridge portion 203h, and the entire ridge portion 203i. The second electrode layer E2 included in the external electrode 205 is formed to continuously cover a part of the principal surface 203a, a part of the end surface 203e, and a part of each of the pair of side surfaces 203c. The second electrode layer E2 included in the external electrode 205 is formed to cover the entire ridge portion 203g, a part of the ridge portion 203i, and a part of the ridge portion 203j. The second electrode layer E2 included in the external electrode 205 includes portions each corresponding to the part of the principal surface 203a, the part of the end surface 203e, the part of each of the pair of side surfaces 203c, the entire ridge portion 203g, the part of the ridge portion 203i, and the part of the ridge portion 203j. The first electrode layer E1 included in the external electrode 205 is directly connected to the internal electrodes 217.
The first electrode layer E1 included in the external electrode 205 includes a region covered with the second electrode layer E2 and a region not covered with the second electrode layer E2. The third electrode layer E3 and fourth electrode layer E4 included in the external electrode 205 are formed to cover the region of the first electrode layer E1 not covered with the second electrode layer E2 and the second electrode layer E2. The second electrode layer E2 included in the external electrode 205 includes a portion located on the side surface 203c.
As illustrated in
The external electrode 206 is disposed on a central portion of the element body 203 in the third direction D203. The external electrode 206 is located between the pair of external electrodes 205. The external electrode 206 includes an electrode portion 206a and a pair of electrode portions 206c. The electrode portion 206a is disposed on the principal surface 203a. Each of the electrode portions 206c is disposed on the side surface 203c and on the ridge portions 203j and 203k. The external electrode 206 is formed on the three surfaces, that is, the principal surface 203a and the pair of side surfaces 203c, as well as on the ridge portions 203j and 203k. The electrode portions 206a and 206c adjacent each other are coupled and are electrically connected to each other. The electrode portion 206c covers all the ends exposed at the side surface 203c of the internal electrodes 219. The internal electrode 219 is directly connected to each electrode portion 206c. The internal electrode 219 is electrically connected to the one external electrode 206.
As illustrated in
The second electrode layer E2 included in the electrode portion 206a is disposed on the principal surface 203a. The electrode portion 206a does not include the first electrode layer E1. The second electrode layer E2 included in the electrode portion 206a is formed to cover a part of the principal surface 203a. The second electrode layer E2 included in the electrode portion 206a is in contact with the principal surface 203a. The third electrode layer E3 and fourth electrode layer E4 included in the electrode portion 206a is formed to cover the second electrode layer E2. The electrode portion 206a has a three-layer structure.
The first electrode layer E1 included in the electrode portion 206c is disposed on the side surface 203c and on each ridge portions 203j and 203k. The first electrode layer E1 included in the electrode portion 206c is formed to cover a part of the side surface 203c, a part of the ridge portion 203j, and a part of the ridge portion 203k. The second electrode layer E2 included in the electrode portion 206c is disposed on the first electrode layer E1, on the side surface 203c, and on the ridge portion 203j. The second electrode layer E2 included in the electrode portion 206c is formed to cover a part of the first electrode layer E1, a part of the side surface 203c, and a part of the ridge portion 203j. The part of the first electrode layer E1 is covered with the second electrode layer E2. In the electrode portion 206c, the part of the first electrode layer E1 is in contact with a part of the second electrode layer E2. The second electrode layer E2 included in the electrode portion 206c is in contact with the part of the side surface 203c and the part of the ridge portion 203j. The second electrode layer E2 included in the electrode portion 206c includes a portion located on the side surface 203c.
In the electrode portion 206c, regions covered with the first electrode layer E1 in the side surface 203c and ridge portion 203j is covered with the second electrode layer E2 with the first electrode layer E1 therebetween. The second electrode layer E2 included in the electrode portion 206c is formed to indirectly cover the part of the side surface 203c and the part of the ridge portion 203j. The second electrode layer E2 included in the electrode portion 206c is also formed to directly cover a part of the side surface 203c and a part of the ridge portion 203j. The second electrode layer E2 included in the electrode portion 206c is formed to directly cover an entire portion of the first electrode layer E1 formed on the ridge portion 203g.
The electrode portion 203c includes a region 203c1 and a region 206c2. The region 206c2 is located closer to the principal surface 203a than the region 206c1. In the present embodiment, the electrode portion 206c includes only two regions 206c1 and 206c2. The region 206c1 includes the first electrode layer E1, the third electrode layer E3, and the fourth electrode layer E4. The region 206c1 does not include the second electrode layer E2. The region 206c1 has a three-layer structure. The region 206c2 includes the first electrode layer E1, the second electrode layer E2, the third electrode layer E3, and the fourth electrode layer E4. The region 206c2 has a four-layer structure. The region 206c1 is the region where the first electrode layer E1 is exposed from the second electrode layer E2. The region 206c2 is the region where the first electrode layer E1 is covered with the second electrode layer E2.
The third electrode layer E3 included in the external electrode 206 is formed on the second electrode layer E2 and on the first electrode layer E1 (portion of the first electrode layer E1 exposed from the second electrode layer E2) by plating method. The fourth electrode layer E4 is formed on the third electrode layer E3 by plating method. As with the first electrode layer E1 included in the external electrode 205, the first electrode layer E1 included in the external electrode 206 is not intentionally formed on the pair of principal surfaces 203a and 203b. In the external electrode 206, the first electrode layer E1 may be unintentionally formed on the principal surfaces 203a and 203b due to a production error, for example.
The second electrode layer E2 included in each of the electrode portions 206a and 206c is integrally formed. The third electrode layer E3 included in each of the electrode portions 206a and 206c is integrally formed. The fourth electrode layer E4 included in each of the electrode portions 206a and 206c is integrally formed.
Next, a configuration of the external electrode 206 will be described.
As illustrated in
As illustrated in
The multilayer feedthrough capacitor C203 is also solder-mounted on the electronic device. In the multilayer feedthrough capacitor C203, the principal surface 203a is arranged to constitute a mounting surface opposing the electronic device. The principal surface 203b may be arranged to constitute a mounting surface opposing the electronic device. In the multilayer feedthrough capacitor C203, the external electrode 206 may not include the electrode portion 206a.
As with the multilayer capacitor C201, the multilayer feedthrough capacitor C203 has the following operations and effects.
Occurrence of a crack in the element body 203 is suppressed and moisture resistance reliability is improved. Each of the external electrodes 205 and each of the internal electrodes 217 are reliably electrically connected to each other. Each of the external electrodes 206 and each of the internal electrodes 219 are reliably electrically connected to each other. Peel-off of the second electrode layer E2 tends not to develop to a position corresponding to the end surface 203e. An increase in ESR is suppressed.
The multilayer feedthrough capacitor C203 also has the following operations and effects.
Regarding the external electrode 206 as well as regarding the external electrode 205, when viewed from the second direction D202, the end region near the principal surface 203a of the first electrode layer E1 (first electrode layer E1 included in the region 206c2) is covered with the second electrode layer E2. Therefore, the stress tends not to concentrate on the end edge of the first electrode layer E1 included in the region 206c2. Consequently, in the multilayer capacitor C203, occurrence of a crack in the element body 203 is suppressed.
In the multilayer capacitor C203, regarding the external electrode 206 as well as regarding the external electrode 205, when viewed from the second direction D202, the end edge E2e of the second electrode layer E2 crosses the end edge E1e of the first electrode layer E1. The entirety of the first electrode layer E1 is not covered with the second electrode layer E2. The first electrode layer E1 includes the region exposed from the second electrode layer E2. Therefore, in the multilayer capacitor C203, an increase in an amount of conductive resin paste used for forming the second electrode layer E2 is suppressed.
In the region 206c1 included in the electrode portion 206c, the first electrode layer E1 is exposed from the second electrode layer E2. The region 206c1 does not include the second electrode layer E2. At the region 206c1, the first electrode layer E1 is electrically connected to the electronic device without passing through the second electrode layer E2. Therefore, in the multilayer capacitor C203, an increase in ESR is suppressed.
The region 206c2 included in the electrode portion 206c includes the second electrode layer E2. Therefore, even in a case in which the external electrode 206 includes the electrode portion 206c, the stress tends not to concentrate on the end edge of the external electrode 206. The end edge of the external electrode 206 tends not to serve as an origination of a crack. Consequently, in the multilayer capacitor C203, the occurrence of the crack in the element body 203 is reliably suppressed.
In the multilayer capacitor C203, the width of the region 206c2 in the third direction D203 decreases with the increase in distance from the principal surface 203a. The width of the second electrode layer E2 viewed from the second direction D202 decreases with the increase in distance from the principal surface 203a. Therefore, the occurrence of the crack in the element body 203 is suppressed, and the increase in the amount of conductive resin paste used for forming the second electrode layer E2 is further suppressed.
In the present invention, the end edge of the region 205c2 (end edge E2e of the second electrode layer E2) may be approximately linear, and may have a side edge extending in the third direction D203 and a side edge extending in the first direction D201. The end edge of the region 206c2 (end edge E2e of the second electrode layer E2) may be approximately linear, and may have a side edge extending in the third direction D203 and a side edge extending in the first direction D201.
The ninth and tenth embodiments may be configured as follows.
The first electrode layer E1 may be formed on the principal surface 203a to extend over the ridge portion 203g entirely or partially from the end surface 203e. The first electrode layer E1 may be formed on the principal surface 203b to extend beyond the ridge portion 203h entirely or partially from the end surface 203e. The first electrode layer E1 may be formed on the side surface 203c to extend beyond the ridge portion 203i entirely or partially from the end surface 203e.
As illustrated in
The plating layer (third and fourth electrode layers E3 and E4) indirectly covers the portion of the first electrode layer E1 formed on the principal surface 203a and the first electrode layer E1 included in the region 205c2 with the second electrode layer E2 therebetween. The plating layer (third and fourth electrode layers E3 and E4) directly covers the portion of the first electrode layer E1 formed on the principal surface 203b and a part of the portion of the first electrode layer E1 formed on the side surface 203c (first electrode layer E1 included in the region 205c1). The electrode portion disposed on the principal surface 203a has a four-layer structure. The electrode portion disposed on the principal surface 203b has a three-layer structure. The electrode portion disposed on the region near the principal surface 203b in the side surface 203c has a three-layer structure. The electrode portion disposed on the region near the principal surface 203a in the side surface 203c has a four-layer structure. The electrode portion disposed on the region near the principal surface 203b in the end surface 203e has a three-layer structure. The electrode portion disposed on the region near the principal surface 203a in the end surface 203e has a four-layer structure.
The number of the internal electrodes 207 and 209 included in the multilayer capacitor C201 or C202 is not limited to the number of the internal electrodes 207 and 209 illustrated in
Next, configurations of multilayer capacitors according to modifications of the ninth embodiment will be described with reference to
In the multilayer capacitor illustrated in
In the multilayer capacitor illustrated in
For example, the ninth and tenth embodiments disclose the following notes.
(Note 1)
An electronic component includes
The external electrode includes a conductive resin layer located on the side surface.
When viewed from the second direction, a length of the conductive resin layer in the first direction decreases with an increase in distance from the corresponding end portion in the third direction.
(Note 2)
The electronic component according to note 1, wherein
The electronic component according to note 1, wherein
The electronic component according to any one of notes 1 to 3, wherein
The electronic component according to note 4, wherein
The electronic component according to any one of notes 1 to 5 includes an internal conductor exposed to the corresponding end surface.
The external electrode further includes a sintered metal layer formed on the end surface to be connected to the internal conductor.
(Note 7)
The electronic component according to note 6, wherein
The electronic component according to note 7, wherein
Although the preferred embodiments and modifications of the present invention have been described above, the present invention is not necessarily limited to the above-described embodiments and modifications, and various modifications can be made without departing from the gist thereof.
In the embodiments and the modifications described above, the multilayer capacitors C1, C2, C4, C5, C103, and C201, and the multilayer feedthrough capacitors C3, C6, C7, C101, and C203 are exemplified as electronic components, but applicable electronic components are not limited to multilayer capacitors and multilayer feedthrough capacitors. Applicable electronic components are, for example, multilayer electronic components such as multilayer inductors, multilayer varistors, multilayer piezoelectric actuators, multilayer thermistors, multilayer composite components, or the like, or electronic components other than multilayer electronic components.
The present invention can be used for a multilayer capacitor or a multilayer feedthrough capacitor.
Number | Date | Country | Kind |
---|---|---|---|
2016-185862 | Sep 2016 | JP | national |
2017-051594 | Mar 2017 | JP | national |
2017-064822 | Mar 2017 | JP | national |
2017-172120 | Sep 2017 | JP | national |
2017-172127 | Sep 2017 | JP | national |
This is a Continuation of U.S. patent application Ser. No. 17/881,204, filed Aug. 4, 2022, which in turn is a Continuation of U.S. patent application Ser. No. 17/523,524, filed Nov. 10, 2021, which in turn is a Continuation of U.S. patent application Ser. No. 16/097,175, filed Oct. 26, 2018, which is a National Stage Application of International Application No. PCT/JP2017/033943 filed Sep. 20, 2017, which claims the benefit of Japanese Application No. 2016-185862 filed Sep. 23, 2016, Japanese Application No. 2017-051594 filed Mar. 16, 2017, Japanese Application No. 2017-064822 filed Mar. 29, 2017, Japanese Application No. 2017-172120 filed Sep. 7, 2017, and Japanese Application No. 2017-172127 filed Sep. 7, 2017. The disclosure of the prior applications is hereby incorporated by reference herein in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
6381117 | Nakagawa | Apr 2002 | B1 |
9159495 | Shim | Oct 2015 | B2 |
9336946 | Lee | May 2016 | B2 |
9343235 | Lee | May 2016 | B2 |
10249438 | Byun | Apr 2019 | B1 |
10453612 | Terashita | Oct 2019 | B2 |
10510486 | Yamada | Dec 2019 | B2 |
10600570 | Onodera | Mar 2020 | B2 |
10622150 | Onodera | Apr 2020 | B2 |
10707020 | Onodera | Jul 2020 | B2 |
10763042 | Onodera | Sep 2020 | B2 |
10818431 | Onodera | Oct 2020 | B2 |
10840021 | Yamada | Nov 2020 | B2 |
11264172 | Onodera | Mar 2022 | B2 |
11848159 | Cho | Dec 2023 | B2 |
20030030510 | Sasaki | Feb 2003 | A1 |
20050185360 | Purple et al. | Aug 2005 | A1 |
20070211410 | Togashi | Sep 2007 | A1 |
20090040688 | Kayatani | Feb 2009 | A1 |
20120073129 | Abe et al. | Mar 2012 | A1 |
20130020905 | Sawada | Jan 2013 | A1 |
20140345927 | Itagaki | Nov 2014 | A1 |
20150022945 | Park | Jan 2015 | A1 |
20150041194 | Shim | Feb 2015 | A1 |
20150162132 | Kwag | Jun 2015 | A1 |
20150255213 | Lee | Sep 2015 | A1 |
20150287533 | Lee | Oct 2015 | A1 |
20150287670 | Fukase et al. | Oct 2015 | A1 |
20150364256 | Zenzai et al. | Dec 2015 | A1 |
20160005539 | Lee | Jan 2016 | A1 |
20160126012 | Kim et al. | May 2016 | A1 |
20160240315 | Onoue et al. | Aug 2016 | A1 |
20160240316 | Onoue et al. | Aug 2016 | A1 |
20160381802 | Taniguchi | Dec 2016 | A1 |
20170098505 | Ando | Apr 2017 | A1 |
20170223833 | Lee | Aug 2017 | A1 |
20170256359 | Masunari | Sep 2017 | A1 |
20180068792 | Egashira | Mar 2018 | A1 |
20180114644 | Sugita | Apr 2018 | A1 |
20180151296 | Yamada | May 2018 | A1 |
20180174753 | Terashita | Jun 2018 | A1 |
20180268998 | Onodera | Sep 2018 | A1 |
20190080845 | Onodera | Mar 2019 | A1 |
20190096576 | Onodera | Mar 2019 | A1 |
20190131070 | Onodera | May 2019 | A1 |
20190131072 | Onodera | May 2019 | A1 |
20190131073 | Onodera | May 2019 | A1 |
20190131076 | Fukumura | May 2019 | A1 |
20190164696 | Onodera | May 2019 | A1 |
20190237250 | Onodera | Aug 2019 | A1 |
20190237261 | Onodera | Aug 2019 | A1 |
20190378654 | Yamada | Dec 2019 | A1 |
20200312550 | Nagai | Oct 2020 | A1 |
20200312551 | Nagai | Oct 2020 | A1 |
20220084753 | Onodera | Mar 2022 | A1 |
20220139626 | Cho | May 2022 | A1 |
Number | Date | Country |
---|---|---|
101034622 | Sep 2007 | CN |
101454852 | Jun 2009 | CN |
104183386 | Dec 2014 | CN |
105280374 | Jan 2016 | CN |
105895369 | Aug 2016 | CN |
105895372 | Aug 2016 | CN |
S58-175817 | Oct 1983 | JP |
H08-107038 | Apr 1996 | JP |
H8-203770 | Aug 1996 | JP |
2002-198229 | Jul 2002 | JP |
2004-259991 | Sep 2004 | JP |
2004-296936 | Oct 2004 | JP |
2007-243039 | Sep 2007 | JP |
2008-181956 | Aug 2008 | JP |
2010-226017 | Oct 2010 | JP |
4947076 | Jun 2012 | JP |
2016-004659 | Jan 2016 | JP |
2016-018985 | Feb 2016 | JP |
2017-028229 | Feb 2017 | JP |
2018-032670 | Mar 2018 | JP |
2018-041761 | Mar 2018 | JP |
2018-088451 | Jun 2018 | JP |
10-2007-0092644 | Sep 2007 | KR |
10-2015-0115184 | Oct 2015 | KR |
10-2015-0144290 | Dec 2015 | KR |
10-2016-0005492 | Jan 2016 | KR |
10-2016-0053682 | May 2016 | KR |
2014038066 | Mar 2014 | WO |
2016208633 | Dec 2016 | WO |
Entry |
---|
Dec. 12, 2017 International Search Report issued in International Patent Application No. PCT/JP2017/033943. |
Mar. 26, 2019 International Preliminary Report on Patentability issued in International Patent Application No. PCT/JP2017/033943. |
Aug. 27, 2021 Final Office Action issued in U.S. Appl. No. 16/097,175. |
Nov. 8, 2021 Notice of Allowance Issued in U.S. Appl. No. 16/097,175. |
Mar. 3, 2021 Office Action issued in U.S. Appl. No. 16/097,175. |
Oct. 13, 2022 Office Action issued in U.S. Appl. No. 17/523,524. |
Number | Date | Country | |
---|---|---|---|
20230377802 A1 | Nov 2023 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 17881204 | Aug 2022 | US |
Child | 18230222 | US | |
Parent | 17523524 | Nov 2021 | US |
Child | 17881204 | US | |
Parent | 16097175 | US | |
Child | 17523524 | US |