Claims
- 1. In a method of making an electronic component comprising a plurality of layers forming a homoepitaxial structure, having at least one voltage-controllable space-charge zone and having at least an emitter, a base and a collector, the improvement which comprises the e step of forming said space-charge zone as a pn-junction between an n-conducting layer and fingers of a p-conducting layer by differently doping the same homoepitaxial material forming all of said layers.
- 2. The improvement defined in claim 1 wherein said p-conducting layer is epitaxially grown from GaAs as a base material.
- 3. The improvement defined in claim 2 wherein the GaAs of said p-conducting material is doped with carbon.
- 4. The improvement defined in claim 1 wherein said n-conducting layer is epitaxially grown from GaAs as a base material.
- 5. The improvement defined in claim 4 wherein said base material is doped with a substance selected from the group which consists of Si, SiH.sub.4, Si.sub.2 H.sub.6, S, H.sub.2 S and mixtures thereof.
- 6. A method of making a permeable base transistor having a space-charge zone whose extent is controllable by a base bias voltage, said method comprising the steps of:
- (a) depositing a first GaAs-based n-conducting layer epitaxially on a GaAs(100) wafer with an n-doping of substantially 10.sup.17 to 10.sup.18 cm.sup.-3 ;
- (b) then depositing a GaAs-based p.sup.+ -conducting layer epitaxially on said n-conducting layer with a multi-finger configuration to define a base of said transistor with space-charge regions formed by pn-junctions around fingers of said p.sup.+ -conducting layer collectively forming a space-charge zone of an extent controllable by a bias voltage on said base, said p.sup.+ -conducting layer being formed with a p.sup.+ -doping of carbon of substantially 10.sup.20 to 10.sup.21 cm.sup.-3 ;
- (c) thereafter depositing a second GaAs-based n-conducting layer epitaxially on said p.sup.+ -conducting layer and upon said first n-conducting layer with an a n-doping of substantially 10.sup.17 to 10.sup.18 cm.sup.-3 ; and
- (d) applying respective terminals connected to said wafer to form a collector of said transistor, to said second n-conducting layer to form an emitter of said transistor, and to said base.
- 7. The method defined in claim 6 wherein said n-conducting layers are doped with a substance selected from the group which consists of Si, SiH.sub.4, Si.sub.2 H.sub.6, S, H.sub.2 S and mixtures thereof.
- 8. The method defined in claim 6 wherein said p.sup.+ -conducting layer is deposited by metal-organic beam epitaxial deposition of GaAs with trimethylgallium.
- 9. The method defined in claim 6 wherein said n-conducting layer is deposited by metal-organic beam epitaxial deposition of GaAs with triethylgallium together with a substance selected from the group which consists of Si, SiH.sub.4, Si.sub.2 H.sub.6, S, H.sub.2 S and mixtures thereof.
- 10. The method defined in claim 6 wherein said p.sup.+ -conducting layer is deposited to a thickness of up to 10 angstroms.
Priority Claims (2)
Number |
Date |
Country |
Kind |
4003644 |
Feb 1990 |
DEX |
|
4025269 |
Aug 1990 |
DEX |
|
Parent Case Info
This is a divisional of co-pending application Ser. No. 07/647,454 filed on Jan. 29, 1991, now U.S. Pat. No. 5,122,853.
US Referenced Citations (5)
Divisions (1)
|
Number |
Date |
Country |
Parent |
647454 |
Jan 1991 |
|