Electronic module for high power applications

Information

  • Patent Grant
  • 11410977
  • Patent Number
    11,410,977
  • Date Filed
    Tuesday, November 12, 2019
    4 years ago
  • Date Issued
    Tuesday, August 9, 2022
    2 years ago
Abstract
An electronic module can include a first integrated device package comprising a first substrate and an electronic component mounted to the first substrate. A first vertical interconnect can be mounted to and electrically connected to the first substrate. The first vertical interconnect can extend outwardly from the first substrate. The electronic module can include a second integrated device package comprising a second substrate and a second vertical interconnect having a first end mounted to and electrically connected to the second substrate. The second vertical interconnect can have a second end electrically connected to the first vertical interconnect. The first and second vertical interconnects can be disposed between the first and second substrates.
Description
INCORPORATION BY REFERENCE TO ANY PRIORITY APPLICATIONS

Any and all applications for which a foreign or domestic priority claim is identified in the Application Data Sheet as filed with the present application are hereby incorporated by reference under 37 CFR 1.57.


BACKGROUND
Technical Field

The field relates to electronic modules for high power applications.


Description of the Related Art

Some packages include an interconnection method and design for μModules that increased power and current capabilities, while at the same time reduced the footprint on the system board. For example, US Patent Publication No. US 2017/0311447 (filed Apr. 24, 2017, hereinafter “the '447 Publication”) and U.S. Patent Publication No. US 2019/0304865 (filed Oct. 4, 2018) provide various examples of such package modules, the entire contents of each of which are incorporated by reference herein in their entirety and for all purposes. Some packages similar to those described in the '447 Publication utilize an internal leadframe architecture which can be used to provide an electrical and thermal interconnect between the substrate, inner components, and external components. In a similar and related method, solid conductive components can be used that serve a similar purpose and at the same time provide additional features such as replacement for BGA's and/or connections from an LGA type package to the top of a BGA type package.


SUMMARY

This disclosure relates to high power density packages and package modules (e.g., μModules™ as used herein) that utilize low impedance connections, packages that utilize electrical and/or magnetic isolation, and packages that operate at high thermal performance parameters. This disclosure is also directed to μModule packages with land-grid array (LGA) and/or ball-grid array (BGA) lead configurations that can use an alternative interconnection to a system board or motherboard. This disclosure is also related to three-dimensional (3D) assembled and/or stacked packages with high power and/or high current applications that also use large externally mounted components and incorporate improved heat dissipation.


In one embodiment, an electronic module is disclosed. The electronic module can include a first integrated device package comprising a first substrate, an electronic component mounted to the first substrate, and a first vertical interconnect physically and electrically connected to the first substrate, the first vertical interconnect extending outwardly from the first substrate. The electronic module can include a second integrated device package comprising a second substrate and a second vertical interconnect having a first end electrically connected to the second substrate, the second vertical interconnect having a second end electrically connected to the first vertical interconnect. The first and second vertical interconnects can be disposed between the first and second substrates.


In another embodiment, an electronic module comprises a first integrated device package comprising a first substrate and an electronic component mounted to the substrate. The first integrated device package can comprise a first vertical interconnect physically and electrically connected to the first substrate by a conductive adhesive. The first vertical interconnect can extend outwardly from the first substrate. The first vertical interconnect can be inset from an outermost side surface of the first integrated device package.


In another embodiment, a method of forming an electronic module is disclosed. The method can comprise forming a first integrated device package. Forming the integrated device package can comprise mounting an electronic component to a first substrate. Forming the integrated device package can comprise mounting a first vertical interconnect to the first substrate by a conductive adhesive, the first vertical interconnect extending outwardly from the first substrate, the first vertical interconnect inset from an outermost side surface of the electronic module.


An integrated electronic package comprising at least one solid and/or semi-solid conductive component providing interconnection from the substrate to a leadframe, external board, or any type of externally mounted component including passive, active, and heatsink type components.


An integrated electronic package comprising at least one solid and/or semi-solid conductive component providing interconnection from the internal component to a leadframe, external board, or any type of externally mounted component including passive, active, and heatsink type components.


These, as well as other components, steps, features, objects, benefits, and advantages, will now become clear from a review of the following detailed description of illustrative embodiments, the accompanying drawings, and the claims.





BRIEF DESCRIPTION OF THE DRAWINGS

Embodiments of this disclosure will now be described, by way of non-limiting example, with reference to the accompanying drawings.



FIG. 1 is a top schematic perspective view of an electronic module according to various embodiments.



FIG. 2 is a bottom schematic perspective view of the electronic module of FIG. 1.



FIG. 3 is a bottom schematic perspective view of an electronic module comprising a device package, according to various embodiments.



FIG. 4 is a bottom schematic perspective view of an electronic module comprising a device package, according to various embodiments.



FIG. 5 is a top schematic perspective view of an integrated device package, according to various embodiments.



FIG. 6 is a schematic perspective view of an electronic module prior to assembly, according to various embodiments.



FIG. 7 is a schematic perspective view of the electronic module of FIG. 6 that is configured to connect to an external component.



FIG. 8 is a schematic perspective view of the electronic module of FIG. 6 after assembly.





DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT


FIG. 1 illustrates an electronic package module (e.g., a μModule package) 100 that includes two separate integrated device packages 101, 102. The package module 100 can comprise a system-in-package (SIP) infrastructure. FIG. 2 illustrates the package module 100 shown in FIG. 1, shown from a bottom perspective view. The top package 102 of FIG. 1 comprises a substrate 104 (such as a package substrate, e.g., a printed circuit board, or PCB substrate), with surface mount technology (SMT) attached electronic components 103. Although a PCB substrate can be used for the substrate 104 in the example of FIG. 1, in other embodiments, different types of package substrates (such as leadframe substrates, ceramic substrates, etc.) may be used. For example, the electronic components 103 can be attached to pads or leads of the substrate 104 using a conductive adhesive, such as solder, a conductive epoxy, etc. In various embodiments, the components 103 can be pick-and-placed onto the substrate 104. The components 103 can comprise any suitable type of electronic component, such as integrated device die(s), other types of active components, passive components (e.g., resistors, capacitors, inductors, etc.), sensors, microelectromechanical systems (MEMs) components, or any other suitable type of component. In some embodiments, an encapsulant or molding compound 105 may be molded over the components 103, e.g., on only a top side of the package 102, for example, over a top side 120 of the substrate 104. In other embodiments, such as that shown in FIG. 1, the encapsulant or molding compound 105 can be provided on both the top side 120 and a bottom side 121 of the substrate 104, e.g., molded over the top and bottom surfaces of the package 102 to protect the electronic components 103 mounted thereto.


The components 103 and vertical interconnects 106 can be mounted to the bottom surface 121 of the substrate 104. The components can comprise any suitable type of electronic component as explained above, e.g., active or passive electronic components. In some embodiments, the interconnects 106 can be taller than the electronic components 103. For example, as shown the interconnects 106 can extend from the substrate 104 and can extend beyond the components 103. In the illustrated embodiment, the components 103 can be completely embedded in the molding compound 103. The vertical interconnects 106 can be attached to the substrate 104, e.g., using SMT techniques. For example, in various embodiments, the vertical interconnects 106 can be attached to the substrate 104 using a conductive adhesive, such as solder, a conductive epoxy, etc. In various embodiments, the substrate 104 can include embedded conductors to electrically connect the interconnects 106 with the components 103, and/or the components 103 to one another. The vertical interconnects 106 can provide a conductive path and connection (e.g., a solder or other suitable connection) to the bottom package 101. The bottom package 101 can include a molded ball grid array (BGA) package in some embodiments. As with the top package 102, the bottom package 101 can include electronic components 103 mounted to a package substrate 104 of the package 101. Additional vertical interconnects 107 can be mounted to the package substrate 104 (e.g., with a conductive adhesive such as solder, conductive epoxy, etc.) to provide for an exposed connection for conductive attachment to the vertical interconnects 106 of the top package 102 in any suitable manner. For example, exposed surfaces 122 of opposing vertical interconnects 106, 107 can be mechanically and electrically connected, for example, by using solder, conductive epoxy, or any other electrical and thermal connection method used to couple two conductive surfaces together. As shown, in various embodiments, the exposed surfaces 122 can be flush with the outer surface of the molding compound 105. In other embodiments, the vertical interconnects 106, 107 can extend past the outer surface of the molding compound 105.


Beneficially, the vertical interconnects 106 and/or 107 can provide a suitable conductive interface for high currents (e.g., greater than or equal to 5 A, greater than 20 A per connection, greater than 50 A per connection, for example 120 A) extending through the encapsulant or molding compound 105. For example, in some embodiments, each interconnect 106 or 107 can be shaped and selected to enable a current passing therethrough in a range of 1 A to 120 A, in a range of 5 A to 120 A, in a range of 5 A to 100 A, or in a range of 5 A to 50 A. Moreover, the vertical interconnects 106 and/or 107 can be suitably selected to provide efficient thermal pathways from circuit components to an external device, such as a PCB, heat sink, etc. The vertical interconnects 106 and/or 107 can provide a through current pathway to the system motherboard (or to other component). In various embodiments, the vertical interconnects 106 and/or 107 can comprise a material that is conductive and attachable to the substrate 104 or other components. For example, the vertical interconnects 106 and/or 107 can comprise a metal, such as copper, gold, or other suitable metal. In some embodiments, the interconnects 106 and/or 107 can comprise a non-reflowable material that is highly conductive to heat and electricity, for example, copper, gold, silver, etc. In some embodiments, the interconnects 106 and/or 107 can comprise an electroplated plastic, a doped semiconductor (e.g., doped silicon). The interconnects 106 and/or 107 can be attached to the substrates 104, to each other, or to other materials by way of a conductive adhesive (such as solder, a conductive epoxy (e.g., a silver-containing epoxy)). In various embodiments, the interconnects can be sintered to the substrates 104 or to each other, for example using a silver and/or copper mixture. The thermal conductance of the interconnection can have a k-value of greater than or equal to 20.


The interconnects 106 and/or 107 can be picked and placed onto the respective substrates 104 using pick and place techniques, and adhered using the bonding materials and methods described above. Beneficially, the use of pick-and-place techniques can enable the interconnects 106 and/or 107 to be placed at any desirable portion of the substrate 104. In some embodiments the interconnects 106 and/or 107 can be at least partially embedded in an encapsulant or molding compound. The vertical interconnects 106 and/or 107 can have exposed surfaces 122 that can be exposed through the molding compound 105 in any suitable manner for facilitating electrical connections. In various embodiments, a laser deflashing technique or release mold can be used to expose the surfaces 122 of the interconnects 106 and/or 107. In some embodiments, the molding compound or encapsulant 105 can have at least one layer removed (e.g., machined) to at least partially expose the interconnects 106 and/or 107.


As shown in FIG. 1, the interconnects 106, 107 can be completely embedded in the molding compound 105 of the respective packages 101, 102, except for the exposed connection surfaces 122. For example, lateral side surfaces 123 of the interconnects 106, 107 can be embedded in the molding compound 105. Furthermore, as shown in FIGS. 1 and 2, the interconnects 106 and/or 107 can be laterally inset relative to an outermost side surface 124 of the module 100, e.g., such that no portion of the interconnects 106 and/or 107 are exposed on the outermost side surface 124 of the module 100. For example, as shown in FIGS. 1 and 2, the outermost side surface 124 of the module 100 may be at least partially defined by the exterior surface of the mold compound 105 and/or a side surface of the substrate 104. By embedding the interconnects 106 and/or 107 within the molding compound 105 and insetting the interconnects 106 and/or 107 relative to the side surface 124 of the module 100, the risk of shorting to external electrical components (such as components mounted to the system motherboard) can be reduced.


Moreover, in the embodiment of FIGS. 1 and 2, the molding compounds 105 of the respective packages 101, 102 can face one another and/or be disposed adjacent one another. In some arrangements, there may be a small gap between the respective molding compounds 105 of the packages 101, 102 due to, for example, an intervening adhesive (e.g., a conductive adhesive such as solder) that connects the interconnects 106, 107 and which may space the respective molding compounds 105 from one another. In the arrangement of FIGS. 1 and 2, the electronic components 103, vertical interconnects 106, 107, and molding compound 105 can be disposed between the respective substrates 104 of the packages 101, 102.


The vertical interconnects can be generally straight in some embodiments. For example, the interconnects 106, 107 can have a first end attached to the substrate 104 and a second opposite end exposed through the molding compound 105 that includes the exposed surface 122. In some embodiments, at least one line perpendicular to the substrate 104 can extend through both the first and second ends. Moreover, in the illustrated embodiment, the interconnects 106, 107 can be oriented perpendicular to the substrate 104. In some embodiments, a horizontal cross-sectional of the interconnects 106, 107 perpendicular to the length L may not substantially vary along the length L. In various embodiments, the vertical interconnects 106, 107 can comprise pillars that have a rounded (e.g., circular or elliptical) cross-section or a polygonal (e.g., rectangular) cross-section. The vertical interconnects 106, 107 can be wider or can have a larger cross-sectional area than leadframe substrates. The shape and size of the interconnects 106, 107 disclosed herein can beneficially enable high currents through the interconnects 106, 107.


The vertical interconnects 106 and/or 107 can have an aspect ratio defined by the ratio of a height or length L of the interconnects 106 and/or 107 to a width W or diameter of the interconnects 106 and/or 107. The aspect ratio can be greater than 1:1, for example, in a range of 1:1 to 7:1, in a range of 1:1 to 5:1, in a range of 1:1 to 3:1, in a range of 2:1 to 7:1, or in a range of 2:1 to 5:1. In some embodiments, the aspect ratio can be less than 1:1, for example, in a range of 0.2:1 to 1:1. In various embodiments, the length L of the interconnects 106 and/or 107 can be in a range of 0.15 mm to 8 mm, in a range of 0.15 mm to 7 mm, in a range of 0.15 mm to 5 mm, or in a range of 0.5 mm to 5 mm. In various embodiments, a cross-sectional area of the interconnects 106 and/or 107 taken perpendicular to a length L of the interconnects 106 and/or 107 can be at least 0.5 mm2. For example, the cross-sectional area can be in a range of 0.5 mm2 to 9 mm2, in a range of 0.5 mm2 to 5 mm2, or in a range of 0.8 mm2 to 5 mm2. The length L of the interconnects 106, 107 can be in a range of 0.8 mm to 5 mm, in a range of 0.8 mm to 4 mm, in a range of 0.8 mm to 3 mm, in a range of 0.8 mm to 2 mm, in a range of 1 mm to 3 mm, or in a range of 1 mm to 2 mm. In various embodiments, a width W of the interconnects 106, 107 can be in a range of 0.5 mm to 2 mm or in a range of 0.5 mm to 1.5 mm. The use of such relatively large interconnects 106, 107 can beneficially enable the use of high currents through the interconnects 106, 107.



FIG. 3 illustrates a package module 100 (e.g., a μModule land grid array-type (LGA-type) package) comprising a package 102 having vertical interconnects 106 attached to provide connection to an external device, such as an external printed circuit board (PCB) (not shown) or to another electronic package (e.g., package 101) with compatible pad size so that a good and reliable conductive connection can be formed. Unless otherwise noted, the components of FIG. 3 may be the same as or generally similar to like-numbered components of FIGS. 1-2. It will be understood that FIG. 3 is shown without the encapsulant or molding compound 105 for purposes of illustration, but in various embodiments, the molding compound 105 can also be provided. The molding compound 105 can be added over the interconnects 106 and subsequently the interconnects can be exposed for connection to the other substrate by, e.g., laser deflash, use of release mold, or removal of a layer of the overmold. Alternatively, the embodiment of FIG. 3 can be used without overmolding (see FIG. 6 and related text). In the illustrated embodiment, the conductive vertical interconnects 106 are attached to form an array. In this manner, this array can replace the typical BGA type package if higher currents and better thermal performance is desired.


The interconnects 106 can be the same as or generally similar to the interconnects 106, 107 described in connection with FIGS. 1 and 2. For example, the interconnects 106 of FIG. 3 can be laterally inset from the outermost side surface 124 of the package 102. The interconnects 106 can be attached to the bottom surface of the substrate 104 using, for example, a conductive adhesive such as solder, conductive epoxy, etc.



FIG. 4 illustrates another example of an electronic module 100 comprising a package 102 with electronic components 103 and with vertical interconnects 106 that can be used for attaching to an external device, such as a package substrate, for example, a printed circuit board (PCB), or that can be attached to another package (such as package 101). Unless otherwise noted, the components of FIG. 4 may be the same as or generally similar to like-numbered components of FIGS. 1-3. It will be understood that FIG. 4 is shown without the encapsulant or molding compound 105 for purposes of illustration, but in various embodiments, the molding compound 105 can also be provided. Alternatively, in other embodiments, there may be no molding compound. In the embodiment of FIG. 4, the electronic components 103 (such as active integrated device dies, passive devices, etc.) can be provided in an interior portion of the package 102, and the interconnects 106, 107 can be provided at outer portions of the package 102. Other configurations may be suitable.



FIG. 5 is an external view of a package 101 (for example, a μModule package) to which the package 102 in FIG. 4 can attach. For example, in FIG. 5, interconnects 107 can be provided as explained above to electrically and/or thermally connect to the interconnects 106 of FIG. 4. The package module 101 of FIG. 5 also includes laser formed through-mold vias 108 for additional component attachment. For example, in some embodiments, electronic components or connectors may be inserted into or through the vias 108 to connect to another electronic component, system board, etc.



FIG. 6 shows the packages 102, 101 of FIGS. 4 and 5 to illustrate the assembly of the two packages 102, 101, prior to bonding the interconnects 106, 107. FIG. 7 illustrates a stacked package (e.g., a stacked μModule package) 101, 102 and an external component 109 to be connected to one another to form an electronic module 100′ that includes the vertical interconnects 106, 107 described herein. In addition, as explained above, in some embodiments, the external component 109 (such as another integrated device package, an integrated device die, etc.) can electrically connect to the system board or to other components by way of connecting portions 110 that can extend through the slots 108. The embodiments of FIGS. 6 and 7 can include interconnect to interconnect (e.g., through mold interconnects) connections, or interconnect to a contact pad connection through vias in the molding compound. Additional details of the connection of the external component 109 are described in connection with the through-mold via structures with passive component leads that extend through the mold as described in U.S. Patent Publication No. US 2019/0304865 (filed Oct. 4, 2018), which is incorporated by reference herein in its entirety and for all purposes.



FIG. 8 shows an assembled version of the electronic module 100′ illustrated in FIG. 7. Multiple variations can take advantage of this vertical interconnect technology to include external heat sink attach, radio frequency (RF) shield or electromagnetic interference (EMI) shield attach, or the attachment of electronic components.


Although disclosed in the context of certain embodiments and examples, it will be understood by those skilled in the art that the present invention extends beyond the specifically disclosed embodiments to other alternative embodiments and/or uses and obvious modifications and equivalents thereof. Further, unless otherwise noted, the components of an illustration may be the same as or generally similar to like-numbered components of one or more different illustrations. In addition, while several variations have been shown and described in detail, other modifications, which are within the scope of this disclosure, will be readily apparent to those of skill in the art based upon this disclosure. It is also contemplated that various combinations or sub-combinations of the specific features and aspects of the embodiments may be made and still fall within the scope of the present disclosure. It should be understood that various features and aspects of the disclosed embodiments can be combined with, or substituted for, one another in order to form varying modes of the disclosed invention. Thus, it is intended that the scope of the present invention herein disclosed should not be limited by the particular disclosed embodiments described above, but should be determined only by a fair reading of the claims that follow.

Claims
  • 1. An electronic module comprising: a first integrated device package comprising: a first substrate;an electronic component mounted to the first substrate; anda first vertical interconnect physically and electrically connected to the first substrate with a first conductive adhesive, the first vertical interconnect extending outwardly from the first substrate;a second integrated device package comprising a second substrate and a second vertical interconnect having a first end electrically connected to the second substrate with a second conductive adhesive, the second vertical interconnect having a second end electrically connected to the first vertical interconnect,wherein the first and second vertical interconnects are disposed between the first and second substrates.
  • 2. The electronic module of claim 1, further comprising a first molding compound over at least portions of the electronic component.
  • 3. The electronic module of claim 2, wherein the first vertical interconnect has a first end mounted to the first substrate and a second end exposed through the first molding compound.
  • 4. The electronic module of claim 2, further comprising a second molding compound in which the second vertical interconnect is at least partially embedded.
  • 5. The electronic module of claim 1, wherein the conductive adhesive comprises solder.
  • 6. The electronic module of claim 1, wherein the first vertical interconnect is electrically connected to the second vertical interconnect by a conductive adhesive.
  • 7. The electronic module of claim 1, further comprising a via or slot formed through at least one of the first integrated device package and the second integrated device package.
  • 8. The electronic module of claim 7, further comprising an additional electronic component mounted over the first integrated package module, an interconnection portion of the additional electronic component extending through the via or slot.
  • 9. The electronic module of claim 1, wherein the electronic component comprises an active electronic component or a passive electronic component, and wherein the first interconnect is taller than the electronic component.
  • 10. The electronic module of claim 1, wherein the first vertical interconnect is inset from an outermost side surface of the electronic module.
  • 11. The electronic module of claim 1, wherein the first vertical interconnect has a substantially non-varying horizontal cross-section.
  • 12. The electronic module of claim 1, wherein the first vertical interconnect has an aspect ratio in a range of 1:1 to 7:1.
  • 13. The electronic module of claim 1, wherein the first vertical interconnect has a horizontal cross-sectional area of at least 0.5 mm2.
  • 14. An electronic module comprising: a first integrated device package comprising: a first substrate;an electronic component mounted to the first substrate;a first vertical interconnect physically and electrically connected to the first substrate by a conductive adhesive, the first vertical interconnect extending outwardly from the first substrate, the first vertical interconnect inset from an outermost side surface of the first integrated device package; anda first molding compound in which the electronic component and the first vertical interconnect are at least partially embedded, the first vertical interconnect having a first end mounted to the first substrate by the conductive adhesive and a second end exposed through the first molding compound.
  • 15. The electronic module of claim 14, further comprising a second integrated device package mounted to the first integrated device package, the second integrated device package having a second interconnect electrically connected to the first vertical interconnect.
  • 16. The electronic module of claim 14, further comprising a package substrate, the first vertical interconnect electrically connected to the package substrate.
  • 17. A method of forming an electronic module, the method comprising: forming a first integrated device package, wherein forming the first integrated device package comprises: mounting an electronic component to a first substrate;mounting a first vertical interconnect to the first substrate by a conductive adhesive, the first vertical interconnect extending outwardly from the first substrate, the first vertical interconnect inset from an outermost side surface of the electronic module; andproviding a first molding compound in which the electronic component and the first vertical interconnect are at least partially embedded, the first vertical interconnect having a first end mounted to the first substrate by the conductive adhesive and a second end exposed through the first molding compound.
  • 18. The method of claim 17, further comprising mounting a second integrated device package to the first integrated device package, the second integrated device package having a second interconnect electrically connected to the first vertical interconnect.
US Referenced Citations (292)
Number Name Date Kind
4089041 Lockard May 1978 A
4739125 Watanabe et al. Apr 1988 A
4914259 Kobayashi et al. Apr 1990 A
5343075 Nishino Aug 1994 A
5485037 Marrs Jan 1996 A
5514907 Moshayedi May 1996 A
5535101 Miles et al. Jul 1996 A
5647124 Chan et al. Jul 1997 A
5706172 Lee Jan 1998 A
7129420 Hashimoto Oct 2006 B2
7683473 Kasai et al. Mar 2010 B2
7838334 Yu et al. Nov 2010 B2
7982139 Kariya et al. Jul 2011 B2
8193034 Pagaila et al. Jun 2012 B2
8203164 Min et al. Jun 2012 B2
8241956 Camacho et al. Aug 2012 B2
8258010 Pagaila et al. Sep 2012 B2
8283750 Guiraud et al. Oct 2012 B2
8349657 Do et al. Jan 2013 B2
8349721 Shim et al. Jan 2013 B2
8383457 Pagaila et al. Feb 2013 B2
8409922 Camacho et al. Apr 2013 B2
8445990 Lin et al. May 2013 B2
8502387 Choi et al. Aug 2013 B2
8513812 Lin Aug 2013 B2
8525340 Eckhardt et al. Sep 2013 B2
8525344 Pagaila et al. Sep 2013 B2
8530274 Pagaila Sep 2013 B2
8563418 Pagaila et al. Oct 2013 B2
8569882 Ko et al. Oct 2013 B2
8581381 Zhao et al. Nov 2013 B2
8623702 Pagaila Jan 2014 B2
8624374 Ding et al. Jan 2014 B2
8674516 Han et al. Mar 2014 B2
8790962 Pagaila et al. Jul 2014 B2
8847369 Yew et al. Sep 2014 B2
8853819 Chen et al. Oct 2014 B2
8877567 Lee et al. Nov 2014 B2
8932908 Lee et al. Jan 2015 B2
8941222 Hunt Jan 2015 B2
8987734 Wang Mar 2015 B2
9006099 Anderson et al. Apr 2015 B2
9029193 Marimuthu et al. May 2015 B2
9054083 Suthiwongsunthorn et al. Jun 2015 B2
9059186 Shim et al. Jun 2015 B2
9082780 Lin et al. Jul 2015 B2
9105532 Choi et al. Aug 2015 B2
9117812 Lee et al. Aug 2015 B2
9129980 Khan et al. Sep 2015 B2
9142515 Pagaila et al. Sep 2015 B2
9171792 Sun et al. Oct 2015 B2
9177832 Camacho Nov 2015 B2
9236332 Pagaila et al. Jan 2016 B2
9236352 Pagaila et al. Jan 2016 B2
9240331 Kim et al. Jan 2016 B2
9245834 Hsieh Jan 2016 B2
9257356 Huang et al. Feb 2016 B2
9257411 Pagaila et al. Feb 2016 B2
9269595 Chi et al. Feb 2016 B2
9275877 Lin et al. Mar 2016 B2
9281228 Choi et al. Mar 2016 B2
9299650 Chi et al. Mar 2016 B1
9324659 Cho et al. Apr 2016 B2
9331002 Pagaila et al. May 2016 B2
9337116 Pagaila et al. May 2016 B2
9343387 Hsu et al. May 2016 B2
9373578 Choi et al. Jun 2016 B2
9378983 Choi et al. Jun 2016 B2
9379064 Oh et al. Jun 2016 B2
9390945 Lee et al. Jul 2016 B2
9391046 Park et al. Jul 2016 B2
9397074 Lee et al. Jul 2016 B1
9401347 Lee et al. Jul 2016 B2
9406552 Chen et al. Aug 2016 B2
9406579 Choi et al. Aug 2016 B2
9406636 Zhao et al. Aug 2016 B2
9406658 Lee et al. Aug 2016 B2
9478486 Kim et al. Oct 2016 B2
9484259 Lin et al. Nov 2016 B2
9502335 Lai et al. Nov 2016 B2
9508626 Pagaila et al. Nov 2016 B2
9559043 Ye Jan 2017 B2
9570381 Lu et al. Feb 2017 B2
9589910 Pagaila et al. Mar 2017 B2
9601369 Do et al. Mar 2017 B2
9613912 Scanlan Apr 2017 B2
9653407 Chen et al. May 2017 B2
9679881 Pagaila et al. Jun 2017 B2
9729059 Parto Aug 2017 B1
9754868 Chiang et al. Sep 2017 B2
9768144 Wu et al. Sep 2017 B2
9799621 Lee et al. Oct 2017 B2
9824923 Shariff et al. Nov 2017 B2
9842808 Shin et al. Dec 2017 B2
9847324 Lin et al. Dec 2017 B2
9922917 Yu et al. Mar 2018 B2
9922955 Camacho et al. Mar 2018 B2
9966335 Cho et al. May 2018 B2
9984993 Shu et al. May 2018 B2
9991193 Essig et al. Jun 2018 B2
9997447 Chen et al. Jun 2018 B1
10032652 Hsu et al. Jul 2018 B2
10096578 Yeh et al. Oct 2018 B1
10115661 Doyle et al. Oct 2018 B2
10115701 Zhao et al. Oct 2018 B2
10157821 Liu Dec 2018 B1
10157887 Chen et al. Dec 2018 B2
10157890 Yu et al. Dec 2018 B2
10163867 Kim et al. Dec 2018 B2
10163876 Jeng et al. Dec 2018 B2
10177099 Gerber et al. Jan 2019 B2
10186467 Appelt et al. Jan 2019 B2
10193442 Parto Jan 2019 B2
10199320 Chiang et al. Feb 2019 B2
10211182 Meyer et al. Feb 2019 B2
10224301 Fang et al. Mar 2019 B2
10229859 Wang Mar 2019 B2
10229892 Appelt Mar 2019 B2
10256173 Wu et al. Apr 2019 B2
10269771 Lyu et al. Apr 2019 B2
10276382 Hunt et al. Apr 2019 B2
10297518 Lin et al. May 2019 B2
10297519 Lin May 2019 B2
10325868 Tsai Jun 2019 B2
10332862 Chen et al. Jun 2019 B2
10361150 Chung et al. Jul 2019 B2
10381300 Kao et al. Aug 2019 B2
10388598 Lu et al. Aug 2019 B2
10403609 Geissler et al. Sep 2019 B2
10410970 Chiu et al. Sep 2019 B1
10418314 Lu Sep 2019 B2
10446411 Chen et al. Oct 2019 B2
10453785 Shim et al. Oct 2019 B2
10453802 Hu Oct 2019 B2
10497635 Brazzle et al. Dec 2019 B2
10510703 Chi et al. Dec 2019 B2
10510720 Lin et al. Dec 2019 B2
10515806 Hunt et al. Dec 2019 B2
10515889 Lu Dec 2019 B2
10522476 Cheng et al. Dec 2019 B2
10535521 Hunt et al. Jan 2020 B2
10535597 Chen et al. Jan 2020 B2
10548249 Mokler et al. Jan 2020 B2
10553487 Zhao et al. Feb 2020 B2
10573624 Chen et al. Feb 2020 B2
10586751 Huang Mar 2020 B2
10602612 Hoang et al. Mar 2020 B1
10607955 Chiu et al. Mar 2020 B2
10629454 Yeh Apr 2020 B2
10629531 Lin Apr 2020 B2
10636756 Yang et al. Apr 2020 B2
20040262774 Kang et al. Dec 2004 A1
20050095835 Humpston et al. May 2005 A1
20070114352 Cruz et al. May 2007 A1
20070222044 Otremba Sep 2007 A1
20070246806 Ong et al. Oct 2007 A1
20070262346 Otremba et al. Nov 2007 A1
20070273049 Khan et al. Nov 2007 A1
20080128890 Choi et al. Jun 2008 A1
20100013064 Hsu Jan 2010 A1
20100133674 Hebert et al. Jun 2010 A1
20110013349 Morikita et al. Jan 2011 A1
20110115060 Chiu et al. May 2011 A1
20110177654 Lee et al. Jul 2011 A1
20110241194 Chen et al. Oct 2011 A1
20110266699 Hilt et al. Nov 2011 A1
20110292632 Wen et al. Dec 2011 A1
20120025227 Chan et al. Feb 2012 A1
20120074532 Shih et al. Mar 2012 A1
20120139122 Honjo Jun 2012 A1
20120181689 Do et al. Jul 2012 A1
20120223428 Pendse Sep 2012 A1
20120273960 Park et al. Nov 2012 A1
20130015569 Anderson et al. Jan 2013 A1
20130200527 Yang et al. Aug 2013 A1
20130214399 Joshi et al. Aug 2013 A1
20130234324 Cho et al. Sep 2013 A1
20130249051 Saye Sep 2013 A1
20130299971 Do et al. Nov 2013 A1
20130341786 Hsu Dec 2013 A1
20140110860 Choi et al. Apr 2014 A1
20140124919 Huang et al. May 2014 A1
20140138807 Gowda et al. May 2014 A1
20140145319 Meinhold et al. May 2014 A1
20140151880 Kao et al. Jun 2014 A1
20140154843 Liu et al. Jun 2014 A1
20140159251 Marimuthu et al. Jun 2014 A1
20140312503 Seo Oct 2014 A1
20140361423 Chi et al. Dec 2014 A1
20150061095 Choi et al. Mar 2015 A1
20150084206 Lin Mar 2015 A1
20150179570 Marimuthu et al. Jun 2015 A1
20150179626 Zhang et al. Jun 2015 A1
20150187710 Scanlan et al. Jul 2015 A1
20150255360 Hsu et al. Sep 2015 A1
20150279778 Camacho et al. Oct 2015 A1
20150279815 Do et al. Oct 2015 A1
20150325509 We et al. Nov 2015 A1
20150325516 Lin et al. Nov 2015 A1
20160035656 Haba et al. Feb 2016 A1
20160066406 Chen et al. Mar 2016 A1
20160071831 Lee et al. Mar 2016 A1
20160126176 Chang et al. May 2016 A1
20160150632 Viswanathan et al. May 2016 A1
20160276256 Chiang et al. Sep 2016 A1
20160284642 Ganesan et al. Sep 2016 A1
20160307799 Ho et al. Oct 2016 A1
20160322343 Scanlan Nov 2016 A1
20160329272 Geissler et al. Nov 2016 A1
20160343651 Rae et al. Nov 2016 A1
20170011936 Lin et al. Jan 2017 A1
20170062120 Yun et al. Mar 2017 A1
20170077039 Liao et al. Mar 2017 A1
20170077364 Renn et al. Mar 2017 A1
20170098610 Shim et al. Apr 2017 A1
20170110392 Lin et al. Apr 2017 A1
20170148746 Chiu et al. May 2017 A1
20170162476 Meyer et al. Jun 2017 A1
20170179041 Dias et al. Jun 2017 A1
20170179048 Moussaoui et al. Jun 2017 A1
20170186702 Liang et al. Jun 2017 A1
20170221858 Yu et al. Aug 2017 A1
20170250172 Huang et al. Aug 2017 A1
20170256481 Chen et al. Sep 2017 A1
20170278807 Chiu et al. Sep 2017 A1
20170311447 Brazzle et al. Oct 2017 A1
20180052281 Kuo et al. Feb 2018 A1
20180061815 Fang et al. Mar 2018 A1
20180068970 Tanida et al. Mar 2018 A1
20180068983 Chang et al. Mar 2018 A1
20180076165 Aoki et al. Mar 2018 A1
20180090466 Hung Mar 2018 A1
20180102325 Yu et al. Apr 2018 A1
20180130774 Lin et al. May 2018 A1
20180138113 Chen et al. May 2018 A1
20180138131 Kawabata May 2018 A1
20180151485 Kao et al. May 2018 A1
20180158779 Yang et al. Jun 2018 A1
20180182704 Yeh Jun 2018 A1
20180261551 Lee et al. Sep 2018 A1
20180269708 Yeh Sep 2018 A1
20180297834 Renaud-Bezot et al. Oct 2018 A1
20180331018 Shim et al. Nov 2018 A1
20180331050 Chung et al. Nov 2018 A1
20180337130 Chang Chien et al. Nov 2018 A1
20180342484 Chiu et al. Nov 2018 A1
20180350766 Sato et al. Dec 2018 A1
20180374798 Lee et al. Dec 2018 A1
20180374833 Wong et al. Dec 2018 A1
20190013301 Cheah et al. Jan 2019 A1
20190019763 Chang et al. Jan 2019 A1
20190043819 Ho et al. Feb 2019 A1
20190051590 Fang et al. Feb 2019 A1
20190057940 Cheah et al. Feb 2019 A1
20190115319 Hiner et al. Apr 2019 A1
20190132983 Weis et al. May 2019 A1
20190139846 Lu May 2019 A1
20190139946 Kim et al. May 2019 A1
20190141834 Brazzle et al. May 2019 A1
20190148304 Gavagnin et al. May 2019 A1
20190206799 Keser et al. Jul 2019 A1
20190237374 Huang et al. Aug 2019 A1
20190252305 Peng et al. Aug 2019 A1
20190273044 Fu et al. Sep 2019 A1
20190304807 Baloglu et al. Oct 2019 A1
20190304865 Brazzle et al. Oct 2019 A1
20190304936 Shaul et al. Oct 2019 A1
20190319337 Yen Oct 2019 A1
20190355654 Xu et al. Nov 2019 A1
20190363423 Lu et al. Nov 2019 A1
20190371621 Darmawikarta et al. Dec 2019 A1
20190393140 Yeh et al. Dec 2019 A1
20200006089 Yu et al. Jan 2020 A1
20200006253 Cheah et al. Jan 2020 A1
20200006295 Yang et al. Jan 2020 A1
20200051927 Lin et al. Feb 2020 A1
20200075490 Sung et al. Mar 2020 A1
20200075562 Yu et al. Mar 2020 A1
20200083591 Hsieh et al. Mar 2020 A1
20200091059 Lin et al. Mar 2020 A1
20200105653 Elsherbini et al. Apr 2020 A1
20200111717 Gmunder et al. Apr 2020 A1
20200111748 Leitgeb Apr 2020 A1
20200120794 Somada et al. Apr 2020 A1
20200126921 Nair et al. Apr 2020 A1
20200144198 Lee et al. May 2020 A1
20200185293 Schmalzl et al. Jun 2020 A1
20200185330 Yu et al. Jun 2020 A1
20200205279 Ecton et al. Jun 2020 A1
20200211927 Wan et al. Jul 2020 A1
20210111084 Brazzle et al. Apr 2021 A1
20210378098 Brazzle et al. Dec 2021 A1
Foreign Referenced Citations (19)
Number Date Country
101495014 Jul 2009 CN
104221145 Dec 2014 CN
104934391 Sep 2015 CN
109075151 Dec 2018 CN
110299329 Oct 2019 CN
110364491 Oct 2019 CN
111108598 May 2020 CN
111149201 May 2020 CN
0384927 Sep 1990 EP
2381472 Oct 2011 EP
3217774 Sep 2017 EP
S59-155154 Sep 1984 JP
20200010521 Jan 2020 KR
WO 2010067508 Jun 2010 WO
WO 2017189224 Nov 2017 WO
WO 2019066986 Apr 2019 WO
WO 2019066987 Apr 2019 WO
WO 2019132963 Jul 2019 WO
WO 2019132965 Jul 2019 WO
Non-Patent Literature Citations (16)
Entry
US 10,643,959 B2, 05/2020, Moussaouni et al. (withdrawn)
Partial Search Report in European Application No. 21175552.5, dated Oct. 29, 2021, in 11 pages.
Office Action in Chinese Application No. 201780025431.5, dated Nov. 30, 2021.
International Search Report and Written Opinion for International Application No. PCT/US2019/021908, dated Aug. 27, 2019, in 16 pages.
International Search Report and Written Opinion for application No. PCT/US2017/027047, dated Jun. 29, 2017, in 10 pages.
International Preliminary Report on Patentability for application No. PCT/US2017/027047, dated Oct. 30, 2018, in 7 pages.
International Preliminary Report on Patentability for application No. PCT/US2019/021908, dated Sep. 29, 2020, in 9 pages.
Final Office Action in U.S. Appl. No. 15/495,405, dated Oct. 18, 2018, in 17 pages.
Non-Final Office Action in U.S. Appl. No. 15/495,405, dated Apr. 5, 2018, in 12 pages.
Response in U.S. Appl. No. 15/495,405, filed Jun. 12, 2018, in 8 pages.
Office Action in Taiwan Application No. 106113400, dated Jul. 4, 2018, with concise statement of relevance, in 5 pages.
Response in Taiwan Application No. 106113400, filed Jan. 9, 2019, with English claims, in 4 pages.
Office Action in Taiwan Application No. 106113400, dated Jan. 16, 2019, in 10 pages.
Response in Taiwan Application No. 106113400, filed Apr. 3, 2019, with English claims, in 16 pages.
Office Action in Taiwan Application No. 106113400, dated Apr. 29, 2019, with English translation, in 4 pages.
Response to Communication Pursuant to Rules 161(1) and 162 EPC, with English Claims, in European Application No. 17719130.1, filed Jun. 3, 2019, in 24 pages.
Related Publications (1)
Number Date Country
20200152614 A1 May 2020 US
Provisional Applications (1)
Number Date Country
62760641 Nov 2018 US