Claims
- 1. A method of making a semiconductor device, comprising the steps of:
- (a) providing a semiconductor substrate;
- (b) forming an insulating layer on said substrate;
- (c) forming a via through said insulating layer to said substrate; and
- (d) forming a conductive layer having a gate region and a reduced area fuse region on said insulating layer, said reduced area region extending to said substrate through said via.
- 2. A method as set forth in claim 1 further including:
- (e) forming an electrically conductive etch stop on said conductive layer;
- (f) forming a second insulating layer over said conductive layer;
- (g) etching a via in said second insulating layer to said etch stop; and
- (h) forming a bonding pad on said second insulating layer extending through said via to said etch stop.
- 3. A method as set forth in claim 1 further including the step of applying a voltage across said conductive layer and said substrate to burn away said fuse region.
- 4. A method as set forth in claim 2 further including the step of applying a voltage across said conductive layer and said substrate to burn away said fuse region.
- 5. A method for preventing damage to an array element in an integrated circuit structure due to charge build up across a dielectric layer during manufacture or handling of the structure, the method comprising the step of providing a continual short circuit across the dielectric layer during preselected processing steps.
- 6. The method of claim 5 further comprising the step of removing the short circuit after completion of the preselected processing steps.
- 7. The method of claim 5 wherein the dielectric layer is positioned between a gate structure and a substrate and the short circuit is formed from the gate structure to the substrate.
- 8. The method of claim 5 wherein the integrated circuit structure is of the type used for focal plane imaging.
- 9. The method of claim 7 wherein the step of forming the short circuit is accomplished by forming a fuse between the gate structure and the substrate.
- 10. The method of claim 8 wherein the element comprises a mercury cadmium telluride substrate, a dielectric layer formed over the substrate and a nickel gate structure formed over the dielectric layer, the method further comprising the step of removing the short circuit after completion of the preselected processing steps.
- 11. The method of claim 9 further comprising the step of removing the short circuit by applying sufficient voltage between the gate structure and the substrate to blow out the fuse, said voltage being insufficient to cause a breakdown of the dielectric layer.
- 12. The method of claim 10 wherein the step of forming the short circuit is accomplished by forming a fuse between the gate structure and the substrate.
- 13. The method of claim 10 further comprising the steps of:
- forming a via between the substrate and the gate structure; and
- forming a fuse along the via to electrically connect the substrate with the gate structure.
- 14. The method of claim 11 wherein insufficient voltage is applied to alter the flat band voltage of the element.
- 15. The method of claim 12 wherein the step of removing the short circuit is accomplished by applying sufficient voltage between the gate structure and the substrate to blow out the fuse, said voltage being insufficient to cause a breakdown of the dielectric layer.
- 16. The method of claim 13 wherein the step of removing the short circuit is accomplished by applying sufficient voltage between the gate structure and the substrate to blow out the fuse, said voltage being insufficient to cause a breakdown of the dielectric layer.
- 17. The method of claim 15 wherein said voltage is insufficient to alter the flat band voltage of the element.
- 18. The method of claim 16 wherein the dielectric layer is a multilayered structure and the step of forming the via is accomplished by etching through said multilayered structure.
Parent Case Info
This is a division of application Ser. No. 907,130, filed Sept. 12, 1986, now U.S. Pat. No. 4,714,949, which is a continuation of Ser. No. 656,111 filed Sept. 28, 1984, now abandoned.
US Referenced Citations (7)
Non-Patent Literature Citations (1)
Entry |
Article, "Programmable Fuse-Element" Res. Disclosure, Apr. 1986, No. 264 #26440. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
907130 |
Sep 1986 |
|