Claims
- 1. An embedded LSI comprising a substrate, an FeRAM section and a logic circuit section formed on said substrate for operating in association with each other, said FeRAM section including an array of FeRAM cells each including a ferroelectric capacitor formed over a first interconnect layer and a second metal interconnect layer and an associated peripheral circuit, a boundary area for separating said FeRAM section from said logic circuit section, a hydrogen barrier layer for covering substantially an entire area of said FeRAM section, and exposing said logic circuit section, and said hydrogen barrier layer having an edge substantially aligned with said boundary area.
- 2. The embedded LSI as defined in claim 1, wherein said FeRAM section has a corner substantially aligned with a corner of said embedded LSI, and said peripheral circuit is not disposed adjacent to said corner of said FeRAM section.
- 3. The embedded LSI as defined in claim 1, wherein said FeRAM section has a side substantially aligned with a side of said embedded LSI, and said peripheral circuit is not disposed adjacent to said side of said FeRAM section.
- 4. The embedded LSI as defined in claim 1, wherein said hydrogen barrier layer includes Si3N4, SiON, AI, AIN, Pt, Ti, TiN, TiON and/or TiO2.
- 5. The embedded LSI as defined in claim 1, wherein said ferroelectric film includes PZT or SBT.
- 6. An embedded LSI comprising a substrate, an FeRAM section and a logic circuit section formed on said substrate for operating in association with each other, said FeRAM section including an array of FeRAM cells each including a ferroelectric capacitor formed under a first interconnection layer and a second metal interconnect layer and an associated peripheral circuit, a boundary area for separating said FeRAM section from said logic circuit section, a hydrogen barrier layer for covering substantially an entire area of said FeRAM section and exposing said logic circuit section, and said hydrogen barrier layer having an edge substantially aligned with said boundary area.
- 7. The embedded LSI as defined in claim 6, wherein said FeRAM section has a corner substantially aligned with a corner of said embedded LSI, and said peripheral circuit is not disposed adjacent to said corner of said FeRAM section.
- 8. The embedded LSI as defined in claim 6, wherein said FeRAM section has a side substantially aligned with a side of said embedded LSI, and said peripheral circuit is not disposed adjacent to said side of said FeRAM section.
- 9. The embedded LSI as defined in claim 6, wherein said hydrogen barrier layer includes Si3N4, SiON, AI, AIN, Pt, Ti, TiN, TiON and/or TiO2.
- 10. The embedded LSI as defined in claim 6, wherein said ferroelectric film includes PZT or SBT.
Priority Claims (1)
Number |
Date |
Country |
Kind |
11-189025 |
Jul 1999 |
JP |
|
Parent Case Info
This application is a continuation of U.S. patent application Ser. No. 09/606,452 filed on Jun. 29, 2000 , now U.S. Pat. No. 6,218,197.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
6121648 |
Evans, Jr. |
Sep 2000 |
A |
6218197 |
Kasai |
Apr 2001 |
B1 |
6285050 |
Emma et al. |
Sep 2001 |
B1 |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/606452 |
Jun 2000 |
US |
Child |
09/752950 |
|
US |