Claims
- 1. A structure comprising:
a tensile strained layer disposed over a substrate, the tensile strained layer having a first thickness; and a compressed layer disposed between the tensile strained layer and the substrate, the compressed layer having a second thickness, wherein the first and second thicknesses are selected to define a first carrier mobility in the tensile strained layer and a second carrier mobility in the compressed layer.
- 2. The structure of claim 1, wherein the first carrier mobility comprises an electron mobility and the second carrier mobility comprises a hole mobility.
- 3. The structure of claim 1, wherein the first and second thicknesses are selected to maximize an average carrier mobility.
- 4. The structure of claim 1, wherein the tensile strained layer comprises Si.
- 5. The structure of claim 1, wherein the compressed layer comprises Si1−yGey.
- 6. The structure of claim 5 further comprising:
a relaxed layer disposed between the tensile strained layer and the substrate, the relaxed layer including Si−xGex, x being less than y.
- 7. The structure of claim 6, wherein germanium contents y and x are selected to define the second carrier mobility in the compressed layer.
- 8. The structure of claim 6, wherein germanium contents y and x are selected to maximize an average carrier mobility.
- 9. The structure of claim 6 further comprising:
a graded layer disposed over the substrate, the graded layer including SiGe.
- 10. The structure of claim 1 further comprising:
an insulating layer disposed between the substrate and the compressed layer.
- 11. The structure of claim 10, wherein the insulating layer comprises silicon dioxide.
- 12. The structure of claim 1 further comprising:
a transistor disposed on the tensile strained layer, the transistor including:
(i) a gate dielectric portion disposed over a portion of the tensile strained layer; (ii) a gate disposed over the first gate dielectric; and (iii) a source and a drain disposed in a portion of the tensile strained layer and proximate the gate dielectric, wherein application of an operating voltage to the gate results in the population of the tensile strained layer and compressed layer by charge carriers.
- 13. The structure of claim 12, wherein the charge carriers comprise electrons.
- 14. The structure of claim 12, wherein the charge carriers comprise holes.
- 15. A structure comprising:
a compressed semiconductor layer disposed over a substrate; a tensile strained layer disposed over at least a portion of the compressed layer; and a p-type metal-oxide-semiconductor (PMOS) transistor including:
(i) a dielectric layer disposed over a portion of the tensile strained layer; (ii) a gate disposed over a portion of the dielectric layer, the gate comprising a first conducting layer; and (iii) a first source and a first drain disposed in a portion of the tensile strained layer and proximate the gate dielectric portion, the first source and first drain comprising p-type dopants, wherein the PMOS transistor has a first hole mobility enhancement, the first hole mobility enhancement decreasing at a slower rate as a function of increasing vertical field than a second hole mobility of a PMOS transistor formed on a second substrate including a strained silicon layer, the second substrate being substantially free of a compressed layer.
- 16. The structure of claim 15, wherein the slower rate of the first hole mobility enhancement decrease as a function of increasing vertical field is approximately zero.
- 17. A structure comprising:
a compressed semiconductor layer disposed over a substrate; a tensile strained layer disposed over at least a first portion of the compressed layer; a p-type metal-oxide-semiconductor (PMOS) transistor including:
(i) a first gate dielectric portion disposed over a second portion of the compressed layer, (ii) a first gate disposed over the first gate dielectric portion, the first gate comprising a first conducting layer, (iii) a first source and a first drain disposed in a region of the compressed semiconductor layer and proximate the first gate dielectric portion, the first source and first drain including p-type dopants; and an n-type metal-oxide-semiconductor (NMOS) transistor including:
(i) a second gate dielectric portion disposed over a portion of the tensile strained layer, (ii) a second gate disposed over the second gate dielectric portion, the second gate comprising a second conducting layer, (iii) a second source and a second drain disposed in a region of the tensile strained layer and proximate the second gate dielectric portion, the second source and second drain including n-type dopants, wherein during operation of the PMOS transistor, holes travel from the first source to the first drain through a channel comprising the second compressed layer portion disposed under the first gate and during operation of the NMOS transistor, electrons travel from the second source to the second drain through a channel comprising the tensile layer portion disposed under the second gate.
- 18. The structure of claim 17, wherein the second portion of the compressed layer is substantially separate from the first portion, such that the first gate dielectric portion is in contact with the second portion of the compressed layer.
- 19. The structure of claim 17, wherein the second portion of the compressed layer comprises the first portion of the compressed layer and the first gate dielectric portion is disposed over a second portion of the tensile strained layer.
- 20. The structure of claim 17, wherein the PMOS transistor has a p-type carrier mobility enhancement with respect to a PMOS transistor formed in bulk silicon, and the NMOS transistor has an n-type carrier mobility enhancement with respect to an NMOS transistor formed in bulk silicon, with the enhancement of p-type carrier mobility being at least approximately equal to the enhancement of n-type carrier mobility.
- 21. The structure of claim 17, wherein the PMOS transistor has a p-type carrier mobility, NMOS transistor has an n-type carrier mobility, and a ratio of the n-type carrier mobility to the p-type carrier mobility is less than approximately 2.
- 22. A method for forming a structure, the method comprising:
forming a compressed layer over a substrate, the compressed layer comprising having a first thickness; and forming a tensile strained layer over the compressed layer, the tensile strained layer having a second thickness, wherein forming the compressed and tensile strained layers includes selecting the first and second thicknesses to define a first carrier mobility in the compressed layer and a second carrier mobility in the tensile strained layer.
- 23. The method of claim 22, wherein the compressed layer comprises Ge.
- 24. The method of claim 22, wherein the tensile strained layer comprises Si.
- 25. A method for forming a structure, the method comprising:
forming a compressed layer over a substrate; forming a tensile strained layer over at least a portion of the compressed layer; and forming a p-type metal-oxide-semiconductor (PMOS) transistor by:
(i) forming a dielectric layer over a portion of the tensile strained layer; (ii) forming a gate over a portion of the dielectric layer, the gate comprising a conducting layer; and (iii) forming a source and a drain in a portion of the tensile strained layer and proximate the gate dielectric portion, the first source and first drain comprising p-type dopants, wherein forming the compressed and tensile strained layers and PMOS transistor includes selecting layer and transistor components such that applying an operating voltage to the gate populates a region of the tensile strained layer and a region of the compressed layer with a plurality of charge carriers.
- 26. A method for forming a structure, the method comprising:
forming a relaxed semiconductor layer over a substrate; forming a compressed semiconductor layer over at least a portion of the relaxed semiconductor layer; forming a tensile strained layer over at least a portion of the compressed layer; and forming a p-type metal-oxide-semiconductor (PMOS) transistor by:
(i) forming a dielectric layer over a portion of the tensile strained layer; (ii) forming a gate over a portion of the dielectric layer, the gate comprising a first conducting layer; and (iii) forming a first source and a first drain in a portion of the tensile strained layer and proximate the gate dielectric portion, the first source and first drain comprising p-type dopants wherein forming the relaxed, compressed, and tensile strained layers and the PMOS transistor includes selecting layer and transistor components such that the PMOS transistor has a first hole mobility enhancement, the first hole mobility enhancement decreasing at a slower rate as a function of increasing vertical field than a second hole mobility of a PMOS transistor formed on a second substrate including a strained silicon layer, the second substrate being substantially free of a compressed layer.
- 27. The method of claim 26, wherein the first hole mobility enhancement decrease as a function of increasing vertical field is approximately zero.
- 28. A method for forming a structure, the method comprising:
forming a compressed semiconductor layer over a substrate; forming a tensile strained layer over at least a first portion of the compressed layer; forming a a p-type metal-oxide-semiconductor (PMOS) transistor by:
(i) forming a first gate dielectric portion over a second portion of the compressed layer, (ii) forming a first gate over the first gate dielectric portion, the first gate comprising a first conducting layer, (iii) forming a first source and a first drain in a region of the compressed semiconductor layer and proximate the first gate dielectric portion, the first source and first drain including p-type dopants; and forming an n-type metal-oxide-semiconductor (NMOS) transistor by:
(i) forming a second gate dielectric portion over a portion of the tensile strained layer, (ii) forming a second gate over the second gate dielectric portion, the second gate comprising a second conducting layer, (iii) forming a second source and a second drain in a region of the tensile strained layer and proximate the second gate dielectric portion, the second source and second drain including n-type dopants, wherein during operation of the PMOS transistor, holes travel from the first source to the first drain through a channel comprising the second compressed layer portion disposed under the first gate and during operation of the NMOS transistor, electrons travel from the second source to the second drain through a channel comprising the tensile layer portion disposed under the second gate.
RELATED APPLICATIONS
[0001] This application claims the benefit of U.S. Provisional Application 60/299,986, filed Jun. 21, 2001, and U.S. Provisional Application 60/310,346, filed Aug. 6, 2001, the entire disclosures of which are hereby incorporated by reference herein.
Provisional Applications (2)
|
Number |
Date |
Country |
|
60299986 |
Jun 2001 |
US |
|
60310346 |
Aug 2001 |
US |