Claims
- 1. In an integrated circuit, formed on a single semiconductor substrate having a surface, that includes an EPROM having transistors of a first type, in a first area of said substrate and an additional transistor in a second area of said substrate for use in other functional units such as a DRAM or a CPU, and with the integrated circuit having nominally 1.3 micron geometry of less for facilitating a high degree of integration, a structure for the additional transistor comprising:
- a gate electrode formed over a predetermined channel region on the surface of the substrate;
- first and second dopant regions, characterized by a first dopant concentration, disposed along the surface adjacent to said channel and separated thereby;
- a drain region, characterized by a second dopant concentration, disposed adjacent to said first dopant region and separated from said channel thereby;
- a source region, characterized by said second dopant concentration, disposed adjacent to said second dopant region and separated from said channel thereby; and
- a gate insulating layer separating said gate electrode from said channel and having a relatively thick first section overlying a first part of said second area of the substrate and disposed adjacent to said first region and a second section disposed adjacent to said second region with the thickness of the first section being greater than the thickness of the second section with said gate electrode overlying both said first section and said second section of said gate insulating layer and with the first dopant concentration being less than the second dopant concentration to prevent threshold voltage variation and hot electron generation in the additional transistor, wherein said first part of said second area overlain by said relatively thick first section of said gate insulting layer has a single dopant region disposed along the surface, characterized by said first dopant concentration.
Priority Claims (1)
Number |
Date |
Country |
Kind |
62-238429 |
Sep 1987 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 07/160,057, filed Feb. 25, 1988, now abandoned.
US Referenced Citations (4)
Foreign Referenced Citations (4)
Number |
Date |
Country |
0228815 |
Sep 1987 |
EPX |
59-148370 |
Aug 1984 |
JPX |
60-198780 |
Oct 1985 |
JPX |
60-247975 |
Dec 1985 |
JPX |
Non-Patent Literature Citations (2)
Entry |
M. Woods, "Motion Analysis of EPROM and Various Ways of Inspection" Nikkei Electronics (Jan. 1981) pp. 181-201. |
J. Sasaki, "Fine CMOS Process which Compares 256K SRAM", Electron Materials (Jun. 1985) pp. 35-39. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
160057 |
Feb 1988 |
|