Claims
- 1. An integrated circuit device formed on a substrate, said integrated circuit comprising:
- an antifuse including:
- an antifuse lower electrode disposed in or over said substrate;
- an interlayer dielectric layer disposed over said antifuse lower electrode;
- an antifuse cell opening in and through said interlayer dielectric layer and exposing a portion of said antifuse lower electrode;
- an antifuse material layer of a first thickness disposed over said interlayer dielectric layer, in said antifuse cell opening, and over said antifuse lower electrode;
- a first polysilicon layer disposed over said antifuse material layer in a region over said antifuse lower electrode;
- a second polysilicon layer disposed over said first polysilicon layer; and
- an ESD protection cell disposed over said substrate and including:
- an ESD protection cell lower electrode disposed in or over said substrate;
- said interlayer dielectric layer disposed over said ESD protection cell lower electrode;
- an ESD protection cell opening in and through said interlayer dielectric layer and exposing a portion of said ESD protection cell lower electrode;
- said antifuse material layer disposed over said interlayer dielectric layer, in said ESD protection cell opening, and over said ESD protection cell lower electrode and partially etched back to a second thickness in the region over said ESD protection cell lower electrode, said second thickness being less than said first thickness;
- said second polysilicon layer also disposed over said antifuse material layer in the region above said ESD protection cell lower electrode.
- 2. An integrated circuit device formed on a substrate, said integrated circuit comprising:
- an antifuse including:
- an antifuse lower electrode disposed in or over said substrate;
- an interlayer dielectric layer disposed over said antifuse lower electrode;
- an antifuse cell opening of a first areal size in and through said interlayer dielectric layer and exposing a portion of said antifuse lower electrode;
- an antifuse material layer of a first thickness disposed over said interlayer dielectric layer, in said antifuse cell opening, and over said antifuse lower electrode;
- a first polysilicon layer disposed over said antifuse material layer in a region over said antifuse lower electrode;
- a second polysilicon layer disposed over said first polysilicon layer; and
- an ESD protection cell disposed over said substrate and including:
- an ESD protection cell lower electrode disposed in or over said substrate;
- said interlayer dielectric layer disposed over said ESD protection cell lower electrode;
- an ESD protection cell opening of said first areal size in and through said interlayer dielectric layer and exposing a portion of said ESD protection cell lower electrode;
- said antifuse material layer disposed over said interlayer dielectric layer, in said ESD protection cell opening, and over said ESD protection cell lower electrode and partially etched back to a second thickness in the region over said ESD protection cell lower electrode, said second thickness being less than said first thickness;
- said second polysilicon layer also disposed over said antifuse material layer in the region above said ESD protection cell lower electrode.
- 3. An integrated circuit according to claim 1 wherein said antifuse lower electrode and said ESD protection cell lower electrode are formed of polysilicon.
- 4. An integrated circuit according to claim 2 wherein said antifuse lower electrode and said ESD protection cell lower electrode are formed of polysilicon.
- 5. An integrated circuit according to claim 1 wherein said antifuse lower electrode and said ESD protection cell lower electrode are formed of diffusion.
- 6. An integrated circuit according to claim 2 wherein said antifuse lower electrode and said ESD protection cell lower electrode are formed of diffusion.
- 7. An integrated circuit device according to claim 1 wherein said antifuse material layer includes a first lowest antifuse layer formed of an oxide, a second antifuse layer formed of a nitride disposed over said first lowest antifuse layer and a third topmost antifuse layer formed of an oxide disposed over said second antifuse layer.
- 8. An integrated circuit device according to claim 2 wherein said antifuse material layer includes a first lowest antifuse layer formed of an oxide, a second antifuse layer formed of a nitride disposed over said first lowest antifuse layer and a third topmost antifuse layer formed of an oxide disposed over said second antifuse layer.
- 9. An integrated circuit device according to claim 7 wherein when said antifuse material layer is partially etched back, all of said third topmost antifuse layer formed of an oxide is removed in said region over said ESD protection cell lower electrode.
- 10. An integrated circuit device according to claim 8 wherein when said antifuse material layer is partially etched back, all of said third topmost antifuse layer formed of an oxide is removed in said region over said ESD protection cell lower electrode.
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation-in-part of: (1) U.S. patent application Ser. No. 08/277,673 filed Jul. 19, 1994 in the names of inventors Yeouchung Yen, Wenn-Jei Chen, Steve S. Chiang and Abdul R. Forouhi and entitled "Circuits for ESD Protection of Metal-to-Metal Antifuses During Processing" and assigned to Actel Corporation now U.S. Pat. No. 5,519,248 issued May 21, 1996 which is a continuation of U.S. patent application Ser. No. 08/087,942 filed Jul. 7, 1993 in the name of inventors Yeouchung Yen, Wenn-Jei Chen, Steve S. Chiang and Abdul R. Forouhi and entitled "Circuits for ESD Protection of Metal-to-Metal Antifuses During Processing" now U.S. Pat. No. 5,369,054 issued Nov. 29, 1994; and (2) U.S. patent application Ser. No. 08/290,029 filed Aug. 12, 1994 in the name of inventor Wenn-Jei Chen and entitled "Process ESD Protection Device For Use With Antifuses", now U.S. Pat. No. 5,498,895 issued Mar. 12, 1996.
US Referenced Citations (15)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0416903 |
Mar 1991 |
EPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
87942 |
Jul 1993 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
290029 |
Aug 1994 |
|