Claims
- 1. A process for forming contact holes to connect wiring layers which sandwich an interlayer film therebetween, said process comprising:forming a thin film of silicon carbide on an interlayer film through which at least one contact hole will be formed; forming a resist pattern on said silicon carbide film; dry-etching exposed portion of said silicon carbide film using said resist pattern sa a mask; removing said resist pattern by or wet-etching; and forming said at least one contact hole through said interlayer film using said silicon carbide film as a mask.
- 2. The process as defined in claim 1, wherein said silicon carbide film has a volume resistivity of 1E14 Ω cm or more.
- 3. The process for forming contact holes as defined in claim 1, wherein said interlayer film comprises a stacked layer structure including an inorganic insulating film and organic insulating film.
- 4. The process for forming contact holes as defined in claim 3, wherein said interlayer film comprises a layer made of an electrically conductive film.
- 5. The process for forming contact holes as defined in claim 3, wherein said inorganic insulating film comprises any one of silicon oxide film or silicon nitride film, and wherein said organic insulating film comprises any one selected from the group consisting of benzocyclobutene, polyimide, SiLK (trade name) and FLARE (trade name).
- 6. The process for forming contact holes as defined in claim 4, wherein said inorganic insulating film comprises any one of silicon oxide film or silicon nitride film, and wherein said organic insulating film comprises any one selected from the group consisting of benzocyclobutene, polyimide, SiLK (trade name) and FLARE (trade name).
Priority Claims (1)
Number |
Date |
Country |
Kind |
11-342031 |
Dec 1999 |
JP |
|
Parent Case Info
The present Application is a Divisional Application of U.S. patent application Ser. No. 09/725,873, filed on Nov. 30, 2000.
US Referenced Citations (9)
Foreign Referenced Citations (8)
Number |
Date |
Country |
0 725 440 |
Aug 1976 |
EP |
6-349789 |
Dec 1994 |
JP |
9-55429 |
Feb 1997 |
JP |
10-189736 |
Jul 1998 |
JP |
10-289952 |
Oct 1998 |
JP |
11-31678 |
Feb 1999 |
JP |
11-40870 |
Feb 1999 |
JP |
WO 9921217 |
Apr 1999 |
WO |
Non-Patent Literature Citations (4)
Entry |
EPAB EP000926724A2 “Patterning of Pourous Silicon using Silicon Carbide Mask” Swanson et al. Jun. 30, 1999.* |
EPAB EP000922944A2 :Method of Manufacturinintegrated Structures including Removing a Sacrificial Region Montanini et al. Jun. 16, 1999.* |
DWPI EP 922944A “Manufacture of Integrated Microstructures” Castoldi et al. Jun. 16, 1999.* |
Korean Office Action dated Aug. 31, 2002, with Japanese Translation and Partial English Translation. |