The present disclosure relates to an exposure apparatus and a measurement system.
In recent years, packages of semiconductor devices called FO-WLP (Fan Out Wafer Level Package) and FO-PLP (Fan Out Plate Level Package) have been known.
For example, in the manufacture of the FO-WLP, a plurality of semiconductor chips are arranged on a wafer-shaped support substrate and are fixed with a mold material such as a resin to form a pseudo wafer, and a rewiring layer for connecting pads of the semiconductor chips to each other is formed using an exposure apparatus (Patent Document 1: Japanese Patent Application Laid-Open No. 2018-081281).
It is desired to improve the throughput in the formation of the rewiring layers of the FO-WLP and the FO-PLP.
In one aspect of the present disclosure, there is provided an exposure apparatus including: a substrate stage on which substrates are placed; and first projection modules each including a spatial light modulator, the first projection modules projecting wiring patterns each connecting semiconductor chips arranged on each of the substrates onto the substrates; wherein the first projection modules project the wiring patterns onto different substrates, substantially simultaneously.
The configuration of the embodiment described later may be appropriately modified, and at least a part of the configuration may be replaced with another configuration. Further, the constituent elements whose arrangement is not particularly limited are not limited to the arrangement disclosed in the embodiment, and can be arranged at positions where the functions can be achieved.
An exposure apparatus in accordance with a first embodiment will be described with reference to
The wiring pattern formation system 500 is a system for forming wiring patterns for connecting chips arranged on the wafer WF as illustrated in
In the present embodiment, a wiring pattern is formed to connect a chip C1 and a chip C2 included in each of sets of chips (indicated by double-dotted lines) placed on the wafer WF or the substrate P. In the present embodiment, the number of chips included in each set is two, but the number is not limited to this, and may be three or more.
The following describes a case where a wiring pattern for connecting chips arranged on the wafer WF is formed.
As illustrated in
The coater/developer device CD coats the wafer WF with a photosensitive resist. The wafer WF coated with the resist is carried into a buffer section PB capable of stocking a plurality of wafers WF. The buffer section PB also serves as a delivery port for the wafer WF.
More specifically, the buffer section PB includes a carry-in section and a carry-out section. The wafers WF coated with a resist are carried into the carry-in section one by one from the coater/developer device CD. The wafers WF coated with the resist are carried into the carry-in section one by one at predetermined time intervals from the coater/developer device CD, and a plurality of wafers WF are loaded together on a tray TR described later, and therefore, the carry-in section functions as a buffer for storing the wafers WF.
The carry-out section functions as a buffer when the exposed wafer WF is carried out to the coater/developer device CD. The coater/developer device CD can take out the exposed wafers WF only one at a time. Then, the tray TR on which a plurality of exposed wafers WF are placed is placed in the carry-out section. This allows the coater/developer device CD to take out the exposed wafers WF one by one from the tray TR.
The exposure apparatus EX includes a main unit 1 and a substrate exchange unit 2. As illustrated in
As illustrated in
As illustrated in
Generally, each of the exchange arms 20R and 20L includes a carry-in arm for carrying in the tray TR and a carry-out arm for carrying out the tray TR. Thus, the tray TR can be exchanged at high speed. When the wafers WF are carried in, substrate exchange pins 10 support the lattice-shaped tray TR. When the substrate exchange pins 10 are lowered, the tray TR is sunk into a groove (not illustrated) formed in the substrate stage 30, and the wafers WF are sucked and held by the substrate holder PH on the substrate stage 30. When a row of substrates is placed on the tray TR as illustrated in
Next, the main unit 1 will be described.
The laser light emitted from a light source LS (see
The DMD 204 has a plurality of micromirrors 204a that can be controlled to change the reflection angles thereof. Each micromirror 204a is turned on by tilting around the Y-axis.
The illumination light reflected by the mirror in the OFF state is absorbed by an OFF light absorbing plate 205 as illustrated in
Although the DMD 204 has been described as an example of the spatial light modulator and thus as a reflective type that reflects laser light, the spatial light modulators may be a transmissive type that transmits laser light or a diffractive type that diffracts laser light. The spatial light modulator can modulate the laser light spatially and temporally.
Referring back to
As illustrated in
The measurement and calibration of the position of each module is performed by projecting a DMD pattern for calibration onto the reference mark 60a of the alignment device 60 by the projection module 200 and measuring the relative position between the reference mark 60a and the DMD pattern.
Further, the calibration of the alignment systems ALG_R, ALG_L, and ALG_C can be performed by measuring the reference mark 60a of the alignment device 60 with the alignment systems ALG_R, ALG_L, and ALG_C. That is, by measuring the reference mark 60a of the alignment device 60 with the alignment systems ALG_R, ALG_L, and ALG_C, the positions of the alignment systems ALG_R, ALG_L, and ALG_C can be obtained. Furthermore, the relative position with respect to the position of the module can be obtained using the reference mark 60a. The substrate stage 30 is provided with a moving mirror MR used to measure the position of the substrate stage 30, a DM monitor 70, and the like.
Each of the alignment systems ALG-R and ALG-L measures the positions of the chips on each wafer WF sucked by the substrate holder PH or the positions of the pads of the chips to be wired, with reference to the reference mark 60a of the alignment device 60. More particularly, the alignment systems ALG_R and ALG_L measure the position of each chip based on the design position of each chip, using the reference mark 60a as a reference. The measurement result is output to a data generation device 300 described later.
The measurement of the position of each chip will be described below.
Therefore, in the present embodiment, the alignment system ALG_R or ALG_L measures the positions of the chips included in each of the sets of the chips arranged on the wafer WF. The data generation device 300 generates wiring pattern data by correcting a part of the design value data based on the measurement result obtained from the alignment system ALG_R or ALG_L.
Each of the alignment systems ALG_R and ALG_L include a plurality of measurement microscopes 61a and 61b.
(Arrangement Example of Measurement Microscopes 61a and 61b)
The arrangement of the measurement microscopes 61a and 61b provided in each of the alignment systems ALG_R and ALG_L will be described.
The first measurement microscopes 61a of the measurement microscopes are arranged so as to be able to measure the positions of the chips on different wafers WF substantially simultaneously.
The first measurement microscopes 61a are arranged so as to be able to measure the positions of semiconductor chips on different wafers WF substantially simultaneously. In the present embodiment, the first measurement microscopes 61a are provided corresponding to the wafers WF, respectively. Specifically, the first measurement microscopes 61a are arranged in a matrix of 4 columns×3 rows.
The interval D5a between the first measurement microscopes 61a adjacent to each other in the Y-axis direction is substantially equal to the interval L1 at which the wafers WF are arranged in the Y-axis direction, and the interval D6a between the first measurement microscopes 61a adjacent to each other in the X-axis direction is substantially equal to the interval L2 at which the wafers WF are arranged in the X-axis direction. By arranging the first measurement microscopes 61a in this manner, the positions of the chips arranged on each of 12 wafers WF can be measured substantially simultaneously.
In the present embodiment, each of the alignment systems ALG_R and ALG_L further includes a plurality of second measurement microscopes 61b corresponding to the first measurement microscopes 61a. The second measurement microscopes 61b measure regions different from the region measured by the corresponding first measurement microscope 61a on the same wafer WF as the wafer WF measured by the corresponding first measurement microscope 61a, substantially simultaneously with the corresponding first measurement microscope 61a.
In the example of
In the example of
The alignment system ALG_C measures the positions of the wafers WF placed on the substrate holder of the substrate stage 30 before the start of exposure, with reference to the reference mark 60a of the alignment device 60. Based on the measurement results by the alignment system ALG_C, the positional shifts of the wafers WF with respect to the substrate stage 30 are detected, and the exposure start position and the like are changed.
Although the alignment system ALG_C measures the positions of the wafers WF placed on the substrate holder PH of the substrate stage 30 before the start of exposure, using the reference mark 60a (see
In the present embodiment, the alignment system ALG_C includes a plurality of measurement microscopes 65. The measurement microscopes 65 measure the positions of different substrates substantially simultaneously.
(Arrangement of Measurement Microscopes 65)
Each of the measurement microscopes 65 arranged in this manner moves relative to the wafer WF as the substrate stage 30 moves, as indicated by the dashed arrows, and measures four locations on the corresponding wafer WF. This makes it possible to calculate six parameters of the wafer WF placed on the substrate holder PH: the X-axis direction shift (X), the Y-axis direction shift (Y), the rotation (Rot), the X-axis direction magnification (X_Mag), the Y-axis direction magnification (Y_Mag), and the orthogonality (Oth).
In the alignment system ALG_C, since the measurement microscopes 65 are provided so as to correspond to the wafers WF, respectively, the positions of all wafers WF can be measured in a short time, for example, as compared to the case where the positions of the wafers WF are measured by one measurement microscope 65.
The data generation device 300 receives the measurement results of the positions of the chips or the positions of the pads of the chips provided on the wafers WF placed on the substrate holder of the substrate stage 30 from the alignment systems ALG_R and ALG_L. The data generation device 300 determines wiring patterns for connecting the chips based on the measurement result of the position of each chip, and generates control data used to control the DMD 204 when forming the determined wiring patterns. In the present embodiment, the alignment system ALG_R or ALG_L measures the positions of the chips included in each of the sets of the chips arranged on the wafers WF. The data generation device 300 generates wiring pattern data in which a part of the design value data is corrected based on the measurement results obtained from the alignment system ALG_R or ALG_L.
The generated wiring pattern data is stored in the first storage device 310R or the second storage device 310L. The first storage device 310R and the second storage device 310L are, for example, solid state drives (SSDs).
The first storage device 310R stores wiring pattern data used to control the DMD 204 when exposing the wafers WF placed on the substrate stage 30R. The second storage device 310L stores the wiring pattern data used to control the DMD 204 when exposing the wafers WF placed on the substrate stage 30L. The wiring pattern data stored in the first storage device 310R or the second storage device 310L is transferred to the exposure control device 400.
The exposure control device 400 controls the projection modules 200 to expose the wiring patterns onto the wafers WF. More specifically, the exposure control device 400 substantially simultaneously exposes the respective wiring patterns on different wafers WF using the projection modules 200.
Therefore, in the present embodiment, the projection modules 200 are arranged so that the respective projection regions of the projection modules 200 are positioned on different wafers WF. Hereinafter, an example of the arrangement of the projection regions and the arrangement of the projection modules 200 for achieving the arrangement will be described.
(First Arrangement Example)
As illustrated in
As illustrated in
In the first arrangement example, each projection module 200 projects and exposes the wiring patterns onto four wafers WF in one scan.
As illustrated in
In the example of
(Second Arrangement Example)
In the second arrangement example illustrated in
In the second arrangement example, since the projection modules 200 are arranged also in the X-axis direction, the scanning distance of the substrate stage 30 is shorter than that in the first arrangement example (a half of the scanning distance in the first arrangement example). Therefore, the time required for forming the wiring pattern can be reduced compared with that of the first arrangement example.
(Third Arrangement Example)
In the third arrangement example illustrated in
In the third arrangement example, the projection regions PR1 are arranged at intervals D2 substantially equal to the interval L1 at which the wafers WF are arranged in the X-axis direction. This configuration allows the scanning distance of the substrate stage 30 to be even shorter than in the second arrangement example (one-half of the scanning distance in the second arrangement example), so that the wiring patterns can be formed on all the wafers WF in a shorter time than in the second arrangement example illustrated in
Further, in the third arrangement example, the size of the exposure apparatus EX can be made smaller than in the arrangement examples illustrated in
As illustrated in
(Fourth Arrangement Example)
The projection regions PR1a of the first projection modules 200a project their respective wiring patterns onto different substrates substantially simultaneously. The interval between the adjacent projection regions PR1a in the Y-axis direction among the projection regions PR1a of the first projection modules 200a is D1a, and the interval D1a is substantially equal to the interval L1 at which the wafers WF are arranged in the Y-axis direction. The arrangement of the projection regions PR1a illustrated in
Each of the second projection modules 200b projects its wiring pattern on the same wafer WF as the wafer WF on which the corresponding first projection module 200a projects the wiring pattern, substantially simultaneously with the corresponding first projection module 200a.
The projection region PR1b of each second projection module 200b is arranged at a position shifted from the projection region PR1a of the corresponding first projection module 200a by an integral division of the diameter d1 of the wafer WF. In the example of
In this manner, in the fourth arrangement example, since the wiring patterns can be formed on all the wafers WF in four scans, the wiring patterns can be formed on all the wafers WF in a shorter time than in the first arrangement example illustrated in
(Fifth Arrangement Example)
In the fifth arrangement example illustrated in
As illustrated in
Each of the second projection modules 200b projects the wiring pattern onto the same wafer WF as the wafer WF onto which the corresponding first projection module 200a projects the wiring pattern, substantially simultaneously with the corresponding first projection module 200a. The projection region PR1b of each second projection module 200b is arranged at a position shifted from the projection region PR1a of the corresponding first projection module 200a by an integral division (one-eighth in
Even when the projection regions PR1a and PR1b are arranged as in the fifth arrangement example, the wiring patterns can be formed on all the wafers WF in a shorter time than in the case of the first arrangement example, as in the fourth arrangement example.
(Sixth Arrangement Example)
In the sixth arrangement example illustrated in
As illustrated in
The projection region PR1b of each second projection module 200b is arranged at a position shifted from the projection region PR1a of the corresponding first projection module 200a by an integral division of the diameter d1 of the wafer WF in the Y-axis direction. In the example of
In the sixth arrangement example, since the first projection modules 200a and the second projection modules 200b are arranged also in the X-axis direction, the scanning distance in one scan is shorter than that in the fifth arrangement example. Therefore, the wiring patterns can be formed on all the wafers WF in a shorter time than in the fifth arrangement example illustrated in
As described above in detail, the exposure apparatus EX of the first embodiment includes the substrate stage 30, the DMDs 204 that form the wiring patterns each connecting the semiconductor chips (C1, C2) included in each of sets of the semiconductor chips arranged on each wafer WF of the wafers WF placed on the substrate stage 30, and the projection modules 200 or 200a that project the wiring patterns formed by the DMDs 204 onto the wafers WF, and the projection modules 200 or 200a project the respective wiring patterns onto different wafers WF substantially simultaneously. This reduces the time required to form wiring patterns compared to the case where wiring patterns are formed by a single projection module.
In the above-described fourth to sixth arrangement examples, the second projection modules 200b corresponding to the first projection modules 200a are further provided, and each of the second projection modules 200b projects the wiring pattern on the same wafer WF as the wafer WF on which the corresponding first projection module 200a projects the wiring pattern, substantially simultaneously with the corresponding first projection module 200a. This reduces the time required to form the wiring patterns compared to the case where only multiple projection modules 200 or multiple first projection modules 200a are provided.
In the first embodiment, the wafers WF are arranged at intervals L1 in the non-scanning direction (Y-axis direction) orthogonal to the scanning direction (X-axis direction) in which the substrate stage 30 is scanned, and in the first to third arrangement examples, the interval D2 between the projection regions PR1 adjacent to each other in the non-scanning direction among the projection regions PR1 of the projection modules 200 or 200a is substantially equal to an integral multiple (1 time in the first to third arrangement examples) of the interval L1. In the fourth to sixth arrangement examples, the interval D1a between the projection regions PR1a adjacent to each other in the non-scanning direction among the projection regions PR1a of the first projection modules 200a is substantially equal to an integral multiple (1 time in the fourth to sixth arrangement examples) of the interval L1. This reduces the time required to form wiring patterns compared to the case where wiring patterns are formed by a single projection module 200.
In the first embodiment, the wafers WF are arranged at intervals L2 in the scanning direction (X-axis direction) in which the substrate stage 30 is scanned, and in the second to fourth arrangement examples, the interval D2 between the projection regions PR1 of the projection modules 200 in the scanning direction is substantially equal to an integral multiple (two times in the second arrangement example, and one time in the fourth arrangement example) of the interval L2. This makes it possible to shorten the scanning distance of the substrate stage 30 as compared with the case where the projection modules 200 are not arranged in the X-axis direction, and thus to further shorten the time required to form the wiring patterns. In the sixth arrangement example, the interval D2a between the projection regions PR1a in the scanning direction is substantially equal to an integral multiple (two times in the sixth arrangement example) of the interval L2. This makes it possible to shorten the scanning distance of the substrate stage 30 as compared with the case where the first projection modules 200a are not arranged in the X-axis direction, and thus to further shorten the time required to form the wiring patterns.
In the fourth to sixth arrangement examples of the first embodiment, the projection region PR1b of the second projection module 200b is arranged at a position shifted from the projection region PR1a of the corresponding first projection module 200a by an integral division of the interval L1 (one-half in the fourth arrangement example, one-eighth in the fifth and sixth arrangement examples) in the non-scanning direction. This configuration allows the wiring patterns to be efficiently formed in each wafer WF.
Further, in the first embodiment, the exposure apparatus EX includes the measurement microscopes 65 that measure the respective positions of the wafers WF, and the measurement microscopes 65 measure the positions of different wafers WF substantially simultaneously. This makes it possible to shorten the time required to measure the positions of the wafers WF compared with the case where the positions of the wafers WF are measured by one measurement microscope 65.
Further, in the first embodiment, the interval D3 between the measurement microscopes 65 adjacent to each other in the non-scanning direction is substantially equal to the interval L1 at which the wafers WF are arranged in the non-scanning direction, and the interval D4 between the measurement microscopes 65 adjacent to each other in the scanning direction is substantially equal to the interval L2 at which the wafers WF are arranged in the scanning direction. This configuration allows the measurement microscopes 65 to measure the predetermined measurement points of the wafers WF substantially simultaneously, and therefore, the position of each wafer WF can be measured efficiently.
In the first embodiment, the exposure apparatus EX includes the first measurement microscopes 61a that measure the positions of chips included in each of the sets of the semiconductor chips, and the first measurement microscopes 61a measure the positions of the chips on different wafers substantially simultaneously. Further, the exposure apparatus EX includes the second measurement microscopes 61b corresponding to the first measurement microscopes 61a, and the second measurement microscopes 61b measure regions different from the region measured by the corresponding first measurement microscope 61a, on the same wafer WF as the wafer WF measured by the corresponding first measurement microscope 61a, substantially simultaneously with the corresponding first measurement microscope 61a. This configuration reduces the time required to measure the positions of the chips compared with the case where the positions of the chips are measured by one measurement microscope.
In the first embodiment, the interval between the first measurement microscopes 61a adjacent to each other in the scanning direction among the first measurement microscopes 61a is substantially equal to the interval L1 at which the wafers WF are arranged in the scanning direction, and the interval between the first measurement microscopes 61a adjacent to each other in the non-scanning direction among the first measurement microscopes 61a is substantially equal to the interval L2 at which the wafers WF are arranged in the non-scanning direction. This configuration allows the positions of the chips to be measured efficiently.
In the first embodiment, the widths WMR of the measurement region MR1a of the first measurement microscope 61a and the measurement region MR1b of the second measurement microscope 61b in the non-scanning direction are substantially equal to an integral division of the length (diameter d1) of the wafer WF in the non-scanning direction. This configuration allows the positions of the chips to be measured efficiently.
In the first embodiment, the projection region PR1b of the second projection module 200b is arranged at a position shifted from the projection region PR1a of the corresponding first projection module 200a in the non-scanning direction, but this does not intend to suggest any limitation. For example, the projection region PR1b of the second projection module 200b may be arranged at a position shifted from the projection region PR1a of the corresponding first projection module 200a in the scanning direction. In this case, the projection region PR1b of the second projection module 200b is preferably arranged at a position shifted by an integral division of the interval L2 at which the wafers WF are arranged in the X-axis direction.
This configuration allows the wiring patterns to be efficiently formed in each wafer WF.
In the first embodiment, four second measurement microscopes 61b are arranged for one first measurement microscope 61a, but this does not intend to suggest any limitation, and the number of the second measurement microscopes 61b provided with respect to one first measurement microscope 61a may be one to three, or five or more. The second measurement microscope 61b may be omitted.
The data generation device 300 may generate drive data that defines the driving amount of the DMD 204 and the driving amount of the lens actuator. That is, the DMD 204 may generate the wiring pattern using the design value data, and the wiring pattern to be formed on the wafer WF may be changed by changing the driving amount of the DMD 204 and the driving amount of the lens actuator to change the position of the projected image of the wiring pattern projected onto the wafer WF. The shape of the wiring pattern may be changed by optically correcting the image of the wiring pattern.
In the first embodiment and the variation thereof, the measurement microscope 61, the first measurement microscope 61a, and the second measurement microscope 61b may be movable in the Y-axis direction. This configuration allows the positions of the chips to be measured simultaneously even when the sizes of the chips are different or even when the intervals of the sets of the chips are different.
Further, in the first embodiment and the variation thereof, the projection modules 200, 200a, and 200b may be movable in the Y-axis direction. This makes it possible to cope with large placement errors that cannot be corrected by shifting or rotating the optical system or the DMD 204.
In the above embodiment, the positions of the projection regions PR1, PR1a, and PR1b are adjusted by adjusting the physical positions of the projection modules 200, 200a, and 200b, but this does not intend to suggest any limitation. For example, the positions of the projection regions PR1, PR1a, and PR1b may be optically adjusted.
Since the step of bonding the chips to the wafer WF is performed before the formation of the wiring patterns in the exposure apparatus EX, the data generation device 300 may generate the wiring pattern data or the drive data using the measurement data acquired in the inspection step of inspecting the position of each chip with respect to the wafer WF.
The chip measurement station CMS includes a plurality of measurement microscopes, and the plurality of measurement microscopes measure the positions of the semiconductor chips on different wafers WF substantially simultaneously.
(First Arrangement Example of Measurement Microscopes)
The arrangement of the measurement microscopes will be described below.
(Second Arrangement Example of Measurement Microscopes)
The second measurement microscopes 68b are provided so as to correspond to the first measurement microscopes 68a. The second measurement microscope 68b measure regions different from the region measured by the corresponding first measurement microscope 68a on the same wafer WF as the wafer WF measured by the corresponding first measurement microscope 68a, substantially simultaneously with the corresponding first measurement microscope 68a.
In the example of
By arranging the first measurement microscopes 68a and the second measurement microscopes 68b as illustrated in
The number of the measurement microscopes 68, the number of the first measurement microscopes 68a, the number of the second measurement microscopes 68b, the number of wafers measured at a time in the chip measurement station CMS, and the like depend on the processing capacity of the chip measurement station CMS. Therefore, for example, when one processing device is provided for the measurement microscopes 68 and the processing capacity of the processing device is insufficient, one processing device may be provided for one measurement microscope 68, and a plurality of pairs of the measurement microscope 68 and the processing device may be provided. Alternatively, when one processing device is provided for the first measurement microscopes 68a and the second measurement microscopes 68b and the processing capacity of the processing device is insufficient, for example, one processing device may be provided for a set of the first measurement microscope 68a and the second measurement microscope 68b provided for one wafer WF, and a plurality of combinations of the set of the first measurement microscope 68a and the second measurement microscope 68b and the processing device may be provided. Further, for example, when one processing device is provided for a set of the first measurement microscope 68a and the second measurement microscope 68b provided for one wafer WF, if the processing capacity of the processing device is insufficient, the processing device may be provided for each of the first measurement microscope 68a and the second measurement microscope 68b.
Returning to
In an exposure apparatus EX-A according to the second embodiment, a main unit 1A includes one substrate stage 30. In the second embodiment, since the chip positions are measured by the chip measurement station CMS, the alignment systems ALG_L and ALG_R can be omitted.
The wafer WF for which the measurement of the chip positions has been completed is coated with a photosensitive resist by the coater/developer device CD, and then carried into the buffer section PB. The wafers WF placed in the buffer section PB are arranged in a plurality (4 wafers×3 rows in the second embodiment) on one tray TR by the robot RB installed in a substrate exchange unit 2A, carried into the main unit 1A, and placed on the substrate holder of the substrate stage 30.
The alignment system ALG_C measures the position of each wafer WF with respect to the substrate holder, and corrects the exposure start position and the like. The configuration of the alignment system ALG_C is the same as the alignment system ALG_C of the first embodiment, and therefore, detailed description thereof will be omitted.
When the wafer WF is placed on the substrate holder, if the wafer WF rotates around the Z-axis and the positions of the chips are shifted from the positions of the wiring pattern data generated by the data generation device 300, the chips will not be connected correctly if wiring lines are formed using the wiring pattern data.
In this case, as described in the variation of the first embodiment, the data generation device 300 may correct the shape of the wiring pattern so that the chips are connected to each other by generating the drive data. For example, the data generation device 300 detects the positional shift of each chip from the position of the wiring pattern data from the position of each wafer WF measured by the alignment system ALG_C based on the position of the chip with respect to the position of each wafer WF measured by the chip measurement station CMS. The data generation device 300 generates the drive data based on the shift. Thus, even when the wafer WF is rotated around the Z-axis when the wafer WF is placed on the substrate holder, it is not necessary to rewrite the wiring pattern data, and therefore, transition to the exposure can be smoothly performed, and the wiring lines connecting the chips can be formed. The image of the wiring pattern may be optically corrected based on the positional shift of each chip. In this case, since it is not necessary to rewrite the wiring pattern data, the exposure can be smoothly performed, and the wiring lines connecting the chips can be formed.
The alignment system ALG_C can use an alignment mark of a chip for the position measurement of the wafer WF.
In the second embodiment, the chip measurement station CMS includes the measurement microscopes 68 or 68a for measuring the positions of chips included in each of the sets of chips arranged on each of the wafers WF arranged in the chip measurement station CMS. In the first arrangement example, the measurement microscopes 68 measure the positions of the chips on different wafers WF substantially simultaneously. In the second arrangement example, the first measurement microscopes 68a measure the positions of the chips on different wafers WF substantially simultaneously. This configuration reduces the time required to measure the positions of the chips compared with the case where the positions of the chips are measured by one measurement microscope 68.
Further, in the second embodiment, in the first arrangement example, the interval D8 between the measurement microscopes 68 adjacent to each other in the non-scanning direction among the measurement microscopes 68 is substantially equal to the interval L8 at which the wafers WF are arranged in the non-scanning direction. In the second arrangement example, the interval between the first measurement microscopes 68a adjacent to each other in the non-scanning direction among the first measurement microscopes 68a is substantially equal to the interval L8 at which the wafers WF are arranged in the non-scanning direction. This configuration allows the positions of the chips to be efficiently measured.
In the second arrangement example of the second embodiment, the chip measurement station CMS further includes the second measurement microscopes 68b corresponding to the first measurement microscopes 68a, and the second measurement microscopes 68b measures the respective measurement regions MR1b different from the measurement region MR1a measured by the corresponding first measurement microscope 68a on the same wafer WF as the wafer WF measured by the corresponding first measurement microscope 68a, substantially simultaneously with the corresponding first measurement microscope 68a. This configuration allows the positions of the chips to be measured in a shorter time than in the case where the positions of the chips are measured with only the multiple first measurement microscopes 68a.
In the second embodiment, the widths WMR of the measurement region MR1a of the first measurement microscope 61a and the measurement region MR1b of the second measurement microscope 61b in the non-scanning direction are substantially equal to an integral division of the length (diameter d1) of the wafer WF in the non-scanning direction. This configuration allows the positions of the chips to be measured efficiently.
In the second embodiment, the measurement microscopes 68, the first measurement microscopes 68a, and the second measurement microscopes 68b may be movable in the Y-axis direction. This configuration allows the positions of the chips to be measured simultaneously even when the sizes of the chips are different or even when the intervals between the sets of the chips are different.
In the first embodiment, the measurement microscopes 61 included in the alignment systems ALG_R and ALG_L can be arranged in only one row, similarly to the measurement microscopes 68 in
The wafers WF may be bonded to a base substrate B, and the position of each chip with respect to the base substrate B may be measured in the chip measurement station CMS.
The base substrate B on which the wafers WF are bonded by the wafer arrangement device WA is carried into the chip measurement station CMS.
The chip measurement station CMS includes the first measurement microscopes 68a and the second measurement microscopes 68b corresponding to each of the first measurement microscopes 68a. The first measurement microscopes 68a measure the positions of the chips on different wafers WF with respect to the base substrate B substantially simultaneously. The second measurement microscopes 68b measure the measurement regions MR1b different from the measurement region MR1a measured by the corresponding first measurement microscope 68a on the same wafer WF as the wafer WF measured by the corresponding first measurement microscope 68a substantially simultaneously with the corresponding first measurement microscope 68a.
Briefly, the first measurement microscopes 68a are provided in a matrix of 4 columns×3 rows to correspond to the wafers WF, respectively. The interval D5a between the first measurement microscopes 68a adjacent to each other in the Y-axis direction is substantially equal to the interval L1 at which the wafers WF are arranged in the Y-axis direction, and the interval D6a between the first measurement microscopes 68a adjacent to each other in the X-axis direction is substantially equal to the interval L2 at which the wafers WF are arranged in the X-axis direction.
Four second measurement microscopes 68b are provided for the corresponding first measurement microscope 68a. Each second measurement microscope 68b is arranged at a position shifted from the corresponding first measurement microscope 68a by an integral multiple of the width WMR of the measurement region MR1a in the Y-axis direction. That is, in
Thus, the positions of the chips can be measured for all the wafers WF placed on the base substrate B in one scan, and therefore, the time required to measure the chip positions can be shortened.
The data generation device 300 generates the wiring pattern data (or drive data) based on the measurement results of the chip positions received from the chip measurement station CMS. The wiring pattern data generated by the data generation device 300 is stored in a storage device different from the storage device in which the wiring pattern data used for the exposure control of the wafers WF on the base substrate B currently being exposed is stored. That is, when the wiring pattern data used for the exposure control of the wafers WF on the base substrate B currently being exposed is stored in the first storage device 310R, the data generation device 300 stores (transfers) the generated wiring pattern data in the second storage device 310L.
The wafers WF, for which the measurement of the chip positions have been completed, are carried into the coater/developer device CD together with the base substrate B, coated with a photosensitive resist, and then carried into the port PT of a substrate exchange unit 2B. Thereafter, the wafers WF are placed on the substrate holder of the substrate stage 30 together with the base substrate B.
The subsequent processing is the same as that of the second embodiment, and thus detailed description thereof will be omitted. In the third embodiment, everything can be managed and the exposure can be performed using the position of the base substrate B on which the wafers WF are placed and fixed. For example, the alignment measurement and correction are performed on the base substrate B even in alignment. That is, since the wafers WF are placed and fixed on the base substrate B, alignment for each wafer WF/each chip is not required when the base substrate B is placed on the substrate holder of the substrate stage 30, and the alignment of only the base substrate B is performed. Although the wafer arrangement device WA bonds the wafers WF to the base substrate B, the wafers WF may be directly placed and fixed on the tray TR.
In the third embodiment, the chip measurement station CMS includes the first measurement microscopes 68a for measuring the positions of chips included in each set of semiconductor chips, and the first measurement microscopes 68a measure the positions of chips on different wafers substantially simultaneously. The chip measurement station CMS further includes the second measurement microscopes 68b corresponding to each of the first measurement microscopes 68a, and the second measurement microscopes 68b measure the measurement regions MR1b different from the measurement region MR1a measured by the corresponding first measurement microscope 68a on the same wafer WF as the wafer WF measured by the corresponding first measurement microscope 68a, substantially simultaneously with the corresponding first measurement microscope 68a. This configuration reduces the time required to measure the positions of the chips, compared with the case where the positions of the chips are measured by one measurement microscope and the case where only the first measurement microscopes 68a are provided.
In the third embodiment, the interval between the first measurement microscopes 68a adjacent to each other in the scanning direction among the first measurement microscopes 68a is substantially equal to the interval L1 at which the wafers WF are arranged in the scanning direction, and the interval between the first measurement microscopes 68a adjacent to each other in the non-scanning direction among the first measurement microscopes 68a is substantially equal to the interval L2 at which the wafers WF are arranged in the non-scanning direction. This allows the positions of the chips to be measured efficiently.
In the third embodiment, the widths WMR in the non-scanning direction of the measurement region MR1a of the first measurement microscope 68a and the measurement region MR1b of the second measurement microscope 68b are substantially equal to an integral division of the length (diameter d1) of the wafer WF in the non-scanning direction. This configuration allows the positions of the chips to be measured efficiently.
In the third embodiment, the first measurement microscope 68a and the second measurement microscope 68b may be movable in the Y-axis direction. This configuration allows the positions of the chips to be measured simultaneously even when the sizes of the chips are different or even when the intervals between the sets of the chips are different.
In the third embodiment, the wafer arrangement device WA and the chip measurement station CMS are separate apparatuses, but this does not intend to suggest any limitation. The first measurement microscope 68a and the second measurement microscope 68b may start the measurement of the chip positions from the wafer WF bonded to the base substrate B by the wafer arrangement device WA. In other words, the measurement operation is performed by the first measurement microscope 68a and the second measurement microscope 68b in parallel with the operation of bonding the wafers WF to the base substrate B. The first measurement microscope 68a and the second measurement microscope 68b may start the measurement operation after one wafer WF is bonded to the base substrate B, or may start the measurement operation after the wafers WF are bonded to the base substrate B. The first measurement microscope 68a and the second measurement microscope 68b may temporarily suspend the measurement operation at the timing when the wafer WF is placed on the base substrate B. This is to prevent the vibration generated when the wafer WF is placed on the base substrate B from affecting the measurement results of the first measurement microscope 68a and the second measurement microscope 68b.
In the third embodiment, the chip measurement station CMS can include only a plurality of the measurement microscopes 68 that measure the positions of chips on different wafers substantially simultaneously, as illustrated in
In the first to third embodiments, the projection regions PR1a of the first projection modules 200a are arranged in the Y-axis direction at intervals substantially equal to the interval L1 at which the wafers WF are arranged in the Y-axis direction, and the projection regions PR1b of the second projection modules 200b are arranged at positions shifted from the projection region PR1a of the corresponding first projection module 200a by an integral division of the diameter of the wafer WF. However, this does not intend to suggest any limitation.
Alternatively, for example, as illustrated in
Alternatively, for example, as illustrated in
The number of the projection modules 200 to be arranged and the method of arranging the projection modules 200 are not limited to the first to third embodiments and the variations thereof, and may be appropriately changed so that the wiring patterns can be formed on all the wafers WF within a desired time.
In the first to third embodiments and the variations thereof, the case where a plurality of wafer-shaped substrates are placed on the substrate stage 30 has been described. However, a plurality of rectangular substrates may be placed on the substrate stage 30.
The first to third embodiments and the variations thereof are also applicable to the formation of wiring patterns that connect chips on the substrate P illustrated in
In the first to third embodiments and the variations thereof, as illustrated in
For example, as illustrated in
The plurality of the projection modules 200, 200a, and 200b project the wiring patterns onto a plurality of substrates P (wafers WF) based on the measurement results by the measurement microscopes 61a, 61b, 68, 68a, and 68b and the correspondence relationship between the measurement microscopes 61a, 61b, 68, 68a, and 68b and the projection modules 200, 200a, and 200b. The correspondence relationship between the measurement microscopes and the projection modules can be determined from the arrangement of the measurement microscopes and the arrangement of the projection modules, and the measurement results by the measurement microscopes can be appropriately reflected in the wiring patterns to be projected by the projection modules based on the determined correspondence relationship.
For example, when the measurement microscopes 61a arranged in 4 columns×3 rows illustrated in
For example, when the measurement microscopes 61a and 61b arranged in 4 columns×15 rows illustrated in
The correspondence relationship between the measurement microscopes and the projection modules is appropriately determined by, for example, the arrangement of the measurement microscopes and the arrangement of the projection modules described in the first to third embodiments and the variations thereof.
Note that the disclosures of all publications, international publications, U.S. patent application publications, and U.S. patents relating to exposure apparatuses and the like cited in the above description are incorporated herein by reference.
The embodiments described above are examples of preferred embodiments of the present invention. However, the present invention is not limited thereto, and various modifications can be made without departing from the scope of the present invention.
Number | Date | Country | Kind |
---|---|---|---|
2021-115323 | Jul 2021 | JP | national |
This application is based upon and claims the benefit of priority of the prior International Patent Application No. PCT/JP2022/027236, filed on Jul. 11, 2022, the entire contents of which are incorporated herein by reference.
Number | Date | Country | |
---|---|---|---|
Parent | PCT/JP2022/027236 | Jul 2022 | US |
Child | 18544838 | US |