Claims
- 1. A backside illuminated diode, comprising:
a semiconductor substrate of a first conductivity type, having a front surface and a rear surface, said rear surface adapted to receive illumination thereon, and including at least one structure of a second conductivity type opposite to said first conductivity type, said at least one structure formed adjacent to said front surface, and said semiconductor substrate including a first and second homostructural portions, including the first portion which is substantially unmodified, and the second portion which is modified to form a native conductive layer adapted for receiving a biasing potential thereon.
- 2. A device as in claim 1, further comprising an anti-reflective coating, formed connected to said rear surface.
- 3. A device as in claim 2, wherein said anti-reflective coating is formed of a material that is not indium tin oxide.
- 4. A device as in claim 2, wherein said anti-reflective coating is formed of a multiple layer dielectric.
- 5. A device as in claim 1, wherein said native conductive portion of said substrate has a sheet resistivity between 50 and 100 Ωper square.
- 6. A device as in claim 1, wherein said native conductive portion has a thickness within said between 0.25 and one μm.
- 7. A device as in claim 1, further comprising a readout circuit, formed adjacent to said front surface.
- 8. A device as in claim 1, further comprising a gamma ray imaging system, incorporating said backside illuminated diode therein.
- 9. A device as in claim 2, wherein said anti-reflective coating is a dielectric material.
- 10. A device as in claim 1, wherein said substrate is an n-type substrate.
- 11. A backside illuminated diode, comprising:
a single piece, homostructural substrate, having a first conductivity type, and formed of a semiconductor material having a first portion, and a second portion near a backside of the semiconductor substrate, said second portion being an optically substantially transparent conductive crystalline portion adapted for receiving a bias potential and for receiving incoming light; and a plurality of gate structures, having a second conductivity type opposite to said first conductivity type, and formed in said first portion of said homostructural substrate, thereby forming a PN junction in said first portion.
- 12. A diode as in claim 11, wherein said second portion has a thickness greater than 0.25 μm.
- 13. A diode as in claim 11, further comprising an anti-reflection coating, coated on said backside.
- 14. A diode as in claim 13, wherein said anti-reflection coating is formed of a dielectric material.
- 15. A diode as in claim 14, wherein said anti-reflection coating is formed of multiple layers of dielectric materials.
- 16. A diode as in claim 11, wherein said first conductivity type is an N conductivity type.
- 17. A backside illuminated diode, comprising:
a optically transparent substrate of a first conductivity type, and defining first and second homostructural regions, the first homostructural region near a front surface, and the second homostructural region near the rear surface being a conductive region which is more conductive than the first homostructural region being less conductive; at least one structure of a second conductivity type, in contact with said substrate of said first conductivity type, forming at least one PN junction therein of a type adapted to convert incoming light into an electrical signal indicative thereof.
- 18. A diode as in claim 17, further comprising a first electrical connection to said second homostructural layer to apply a bias thereto.
- 19. A diode as in claim 17, wherein said second portion of said second conductivity type has a sheet resistivity between 2 and 20 Ωper square.
- 20. A diode as in claim 17, wherein said first portion and said second portion have a substantially continuous crystalline structure therebetween.
- 21. A diode as in claim 17, wherein said second region is one which has not been subjected to any high temperature processing.
- 22. A diode as in claim 17, wherein an interface between the first and second regions does not terminate a crystalline lattice within the substrate.
- 23. A diode as in claim 17, further comprising an anti-reflective coating, formed on said rear surface.
- 24. A diode as in claim 23, wherein said anti-reflective coating is formed of multiple layers of dielectric material.
- 25. A diode, comprising:
a semiconductor substrate, having a front surface and a rear surface, and forming a first region and a second region between which the crystalline lattice remains uninterrupted, said second region being a conductive region adapted for use in applying a bias thereto; and at least one structure of opposite conductivity type to conductivity type of the semiconductor substrate, formed in said semiconductor substrate, adjacent a front surface of thereof.
- 26. A diode as in claim 25, further comprising an anti-reflective coating, coated on said rear surface of said semiconductor substrate.
- 27. A method, comprising:
forming a backside illuminated diode from a single structural substrate having first and second homostructural portions, the second homostructural portion forming a conductive layer for biasing the diode and the second homostructural portion being adjacent the backside of the diode; forming at least one PN junction in the first homo structural portions; and using the diode by illuminating the diode from its backside and receiving signals therefrom indicative of said illuminating.
- 28. A method as in claim 27, further comprising coating the backside with an anti-reflective coating.
- 29. A method as in claim 28, wherein said coating comprises coating the rear surface with multiple layers of dielectric material.
- 30. A method, comprising:
forming a backside illuminated diode, which has a front portion having a PN junction therein adjacent said front side, and a rear portion with a conductive layer thereon, said rear portion adapted to receive a biasing potential thereon and also adapted to receive light therein, and said forming comprises forming an interface between the front portion and the rear portion which has a consistent, non-terminated crystalline lattice.
- 31. A method as in claim 30, further comprising forming an anti-reflective coating on a rear surface.
- 32. A method of forming a backside illuminated diode comprising:
forming a semiconductor substrate from a silicon material; gettering the semiconductor substrate at a high temperature using a gettering layer; removing the entire gettering layer; and using a remaining portion of the silicon substrate as a bias electrode layer for the backside illuminated diode.
- 33. A method as in claim 32, wherein said using comprises using said the backside layer without carrying out any high temperature process subsequent to said gettering.
- 34. A method as in claim 33, further comprising forming an optically transparent bias electrode layer during said gettering, within the semiconductor substrate.
- 35. A method as in claim 34, wherein said forming comprises forming a bias electrode layer which has crystalline lattice which is consistent with a crystalline structure of a remaining portion of the substrate.
- 36. A method as in claim 32, further comprising thinning said remaining portion prior to using said remaining portion as a bias electrode layer.
- 37. A method as in claim 32, wherein said removing uses at least one of wet chemical etching, plasma ion assisted etching, or reactive ion etching.
- 38. A method as in claim 37, wherein said removing is carried out at substantially room temperature.
- 39. A method as in claim 36, wherein said thinning thins said remaining portion to a thickness between 0.25 and 1 μm.
- 40. A method as in claim 32, further comprising applying an anti-reflective coating over said remaining portion.
- 41. A method as in claim 40, wherein said anti-reflective coating comprises a dielectric anti-reflective coating.
- 42. A method as in claim 41, wherein said anti-reflective coating comprises a plurality of separate dielectric anti-reflection coating.
- 43. A backside illuminated diode, comprising:
a semiconductor substrate having a front surface and a rear surface, having at least one structure adjacent the front surface that is of an opposite conductivity type to a conductivity type of the bulk of the substrate, and having said rear surface which forms a bias electrode layer which is an optically transparent conductive layer, said semiconductor substrate having a continuous crystalline lattice extending from said front surface to said rear surface.
- 44. A diode as in claim 43, wherein said second portion has a thickness less than 1 μm.
- 45. A diode as in claim 43, further comprising an anti-reflection coating, coated on said rear surface.
- 46. A diode as in claim 45, wherein said anti-reflection coating is formed of a dielectric material.
- 47. A diode as in claim 46, wherein said anti-reflection coating is formed of multiple layers of dielectric materials.
- 48. A diode as in claim 43, wherein said substrate has an N conductivity type.
- 49. A diode as in claim 43, wherein said at least structure comprises a plurality of gates.
- 50. A diode as in claim 43, wherein said substrate is formed of silicon.
- 51. A method, comprising:
forming a optically transparent semiconductor substrate of a first conductivity type; front surface processing said semiconductor substrate to add at least one gate of a second conductivity type; rear surface processing a rear surface of the semiconductor substrate to convert a region of the rear substrate into a bias electrode portion that is conductive and is homostructural with said semiconductor substrate.
- 52. A method as in claim 51, wherein after forming said bias electrode portion, no further high temperature processes are carried out.
- 53. A method as in claim 52, wherein said after said forming, all processes are carried out at substantially room temperature.
- 54. A method as in claim 51, wherein said rear surface processing comprises gettering the semiconductor substrate to form said structural bias electrode portion within said substrate, and removing the gettering layer without a high temperature process.
- 55. A method as in claim 54, wherein said removing the gettering layer comprises removing the gettering layer at substantially room temperature.
- 56. A method as in claim 54, wherein said gettering comprises applying a doped polysilicon layer to a rear surface of the substrate, causing dopant atoms from the polysilicon layer to diffuse into back regions of the substrate adjacent to said rear surface, to form a defuse portion within an area adjacent said rear surface.
- 57. A method as in claim 56, wherein said diffused portion near said rear surface has a carrier concentration of 1020 cm−3.
- 58. A method as in claim 56, further comprising removing said doped polysilicon layer using a non-hightemperature process.
- 59. A method as in claim 58, wherein said non-high temperature process is a room temperature process.
- 60. A method as in claim 58, wherein said non-high temperature process is one of wet chemical etching, plasma ion assisted etching, or reactive ion assisted etching or a combination thereof.
- 61. A method as in claim 58, wherein said removing further comprises removing at least a portion of said it diffused portion.
- 62. A method as in claim 61, wherein said removing comprises removing a portion leaving a final thickness between 0.25 and 1.0 μm.
- 63. A method as in claim 61, further comprising, after said removing, adding an anti-reflective coating.
- 64. A method as in claim 63, wherein said anti-reflective coating is a dielectric coating.
- 65. A method as in claim 64, wherein said anti-reflective coating is a dielectric coating formed of multiple different dielectric layers.
- 66. A method, comprising:
using an optically transparent substrate with a non-terminated crystalline lattice as a backside illuminated diode by applying an electrical bias to a backside portion, and detecting light near a front side portion.
- 67. A method as in claim 66, further comprising changing a portion of said substrate to form a homostructural bias electrode portion operating to receive said electrical bias.
- 68. A method as in claim 67, wherein after forming said bias electrode portion, no further high temperature processes are carried out.
- 69. A method as in claim 68, wherein said after said forming, all processes are carried out at substantially room temperature.
- 70. A method as in claim 67, wherein said changing comprises gettering the semiconductor substrate to form said bias electrode portion within said substrate, and removing the gettering layer without a high temperature process.
- 71. A method as in claim 70, wherein said removing the gettering layer comprises removing the gettering layer at substantially room temperature.
- 72. A method as in claim 70, wherein said gettering comprises applying a doped polysilicon layer to a rear surface of the substrate, causing dopant atoms from the polysilicon layer to diffuse into back regions of the substrate adjacent to said rear surface, to form a diffused portion within an area adjacent said rear surface.
- 73. A method as in claim 72, wherein said diffused portion near said rear surface has a carrier concentration of 1020 cm−3.
- 74. A method as in claim 72, further comprising removing said doped polysilicon layer using a non-hightemperature process.
- 75. A method as in claim 74, wherein said removing further comprises removing at least a portion of said diffused portion.
- 76. A method as in claim 75, wherein said removing comprises removing a portion leaving a final thickness between 0.25 and 1.0 μm.
- 77. A method as in claim 75, further comprising, after said removing, adding an anti-reflective coating.
- 78. A method as in claim 77, wherein said anti-reflective coating is a dielectric coating.
- 79. A method as in claim 78, wherein said anti-reflective coating is a dielectric coating formed of multiple different dielectric layers.
- 80. A backside illuminated diode comprising:
a single continuous piece of substantially optically transparent semiconductor material, having a rear conductive surface, and a front surface with at least one PN junction adjacent thereto.
- 81. A diode as in claim 80, further comprising an anti-reflection coating, coated on said rear surface.
- 82. A diode as in claim 81, wherein said anti-reflection coating is formed of a dielectric material.
- 83. A diode as in claim 82, wherein said anti-reflection coating is formed of multiple layers of dielectric materials.
- 84. A diode as in claim 80, wherein said semiconductor material is of an N conductivity type.
- 85. A backside illuminated diode, comprising:
a optically transparent substrate of a first conductivity type, and defining first and second homostructural regions, the first homostructural region extending to a front surface, and the second homostructural region extending to a rear surface and being sufficiently conductive region to enable a bias to be applied thereto, and said first homostructural region being less conductive, and wherein said first portion and said second portion have a substantially continuous crystalline structure therebetween which is not terminated; at least one structure of a second conductivity type, in contact with said substrate of said first conductivity type, forming at least one PN junction therein of a type adapted to convert incoming light into a signal.
- 86. A diode as in claim 85, further comprising a first electrical connection to said second homostructural layer to apply a bias thereto.
- 87. A diode as in claim 85, wherein said second portion of said second conductivity type has a sheet resistivity between 2 and 20 Ωper square.
- 88. A diode as in claim 85, wherein said second region is one which has not been subjected to any high temperature processing after its formation.
- 89. A diode as in claim 85, further comprising an anti-reflective coating, formed on said rear surface.
- 90. A diode as in claim 89, wherein said anti-reflective coating is formed of multiple layers of dielectric material.
- 91. A diode, comprising:
a single continuous piece, optically transparent semiconductor substrate, having a front surface and a rear surface, having a changed material makeup which forms a first region and a second region within said single continuous substrate, between which the crystalline lattice remains uninterrupted, said second region being a conductive region adapted for use in applying a bias thereto; and at least one structure of opposite conductivity type to a conductivity type of the semiconductor substrate, formed in said semiconductor substrate, adjacent a front surface of thereof.
- 92. A diode as in claim 91, further comprising an anti-reflective coating, coated on said rear surface of said semiconductor substrate.
- 93. A diode as in claim 91, further comprising a first electrical connection to said second region layer to apply a bias thereto.
- 94. A diode as in claim 91, wherein said second region has a sheet resistivity between 2 and 20 Ωper square.
- 95. A diode as in claim 91, wherein said second region is one which has not been subjected to any high temperature processing after its formation.
- 96. A diode as in claim 92, wherein said anti-reflective coating is formed of multiple layers of dielectric material.
- 97. A backside illuminated diode comprising:
a single continuous piece of substantially optically transparent semiconductor material, having a rear conductive surface adapted for receiving illumination, and a front surface with at least one PN junction adjacent thereto, which PN junction receives photons from a back side and produces a signal indicative of photocurrent generated by said photons.
- 98. A diode as in claim 97, further comprising an anti-reflective coating, coated over said back side.
- 99. A diode as in claim 98, further comprising a readout structure layer, having readout circuits formed therein, formed on a front surface.
- 100. A diode as in claim 98, wherein said anti-reflective coating is formed of a material other than Indium Tin Oxide.
- 101. A diode as in claim 98, wherein said anti-reflective coating is formed of multiple separate layers of dielectric material.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation of U.S. application Ser. No. 10/295,285, filed Nov. 15, 2002, which is a divisional of U.S. application Ser. No. 09/839,641, filed Apr. 20, 2001, which claims benefit of U.S. provisional application serial No. 60/198,912, filed Apr. 20, 2000.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60198912 |
Apr 2000 |
US |
Divisions (1)
|
Number |
Date |
Country |
Parent |
09839641 |
Apr 2001 |
US |
Child |
10295285 |
Nov 2002 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
10295285 |
Nov 2002 |
US |
Child |
10842938 |
May 2004 |
US |