Claims
- 1. A memory, comprising:
- a primary bit line;
- a multi-bit memory cell coupled to said primary bit line for storing a stored voltage representing a plurality of data bits, said memory cell applying said stored voltage to said primary bit line;
- a complementary bit line;
- a comparator having inputs coupled to said primary and complementary bit lines, and an output, said comparator comparing said stored voltage on said primary bit line with a first reference voltage appearing on said complementary bit line to provide a first comparison result on said output, said comparator further comparing said stored voltage on said primary bit line with a second reference voltage appearing on said complementary bit line to provide a second comparison result on said output; and
- a successive approximation analog-to-digital converter (SAAD) having an input coupled to the output of said comparator, an analog output coupled to said complementary bit line, and a plurality of digital outputs, said SAAD generating said first reference voltage on said analog output and applying said first reference voltage to said complementary bit line, said SAAD receiving said first comparison result from said comparator and determining a first bit of data from said first comparison result, said SAAD generating said second reference voltage on said analog output based on said first reference voltage and said first comparison result, and applying said second reference voltage to said complementary bit line, said SAAD receiving said second comparison result from said comparator and determining a second bit of data from said second comparison result, said SAAD providing said first and second bits of data on said digital outputs.
- 2. The memory of claim 1, further comprising:
- a dummy cell coupled to said complementary bit line, said dummy cell temporarily storing said first reference voltage received from said SAAD via said complementary bit line and thereafter applying said first reference voltage to said complementary bit line, said dummy cell also temporarily storing said second reference voltage received from said SAAD via said complementary bit line and thereafter applying said second reference voltage to said complementary bit line.
- 3. The memory of claim 2, wherein said memory cell and said dummy cell have substantially equal capacitances, and wherein said primary bit line and said complementary bit line have substantially equal capacitances.
- 4. The memory of claim 2, wherein said memory cell comprises a capacitor having a dielectric constant greater than or equal to 1.5.
- 5. The memory of claim 4, wherein said capacitor is constructed of a material from the group consisting of Tantalum Oxide (Ta.sub.x O.sub.1-x), Titanium Oxide (Ti.sub.x O.sub.1-x), Titanium Barium Oxide (Ti.sub.x Ba.sub.y O.sub.1-x-y), Tantalum Nitride (Ta.sub.x N.sub.1-x), Titanium Nitride (Ti.sub.x N.sub.1-x), Zirconium Oxide (Zr.sub.x O.sub.1-x), polyethylene, and Lead Zirconium Titanium Oxide, where x is between 0 and 1, and x+y is between 0 and 1.
- 6. The memory of claim 2, wherein said memory cell comprises:
- a capacitor having a first terminal coupled to ground, and a second terminal:
- an n-channel MOSFET having a drain terminal coupled to said primary bit line, and a source terminal coupled to said second terminal; and
- a p-channel MOSFET having a drain terminal coupled to said primary bit line, and a source terminal coupled to said second terminal.
- 7. The memory of claim 6, wherein said capacitor has a dielectric constant greater than or equal to 1.5.
- 8. The memory of claim 7, wherein said capacitor is constructed of a material from the group consisting of Tantalum Oxide (Ta.sub.x O.sub.1-x), Titanium Oxide (Ti.sub.x O.sub.1-x), Titanium Barium Oxide (Ti.sub.x Ba.sub.y O.sub.1-x-y), Tantalum Nitride (Ta.sub.x N.sub.1-x), Titanium Nitride (Ti.sub.x N.sub.1-x), Zirconium Oxide (Zr.sub.x O.sub.1-x), polyethylene, and Lead Zirconium Titanium Oxide, where x is between 0 and 1, and x+y is between 0 and 1.
- 9. The memory of claim 2, wherein said dummy cell comprises a capacitor having a dielectric constant greater than or equal to 1.5.
- 10. The memory of claim 9, wherein said capacitor is constructed of a material from the group consisting of Tantalum Oxide (Ta.sub.x O.sub.1-x), Titanium Oxide (Ti.sub.x O.sub.1-x), Titanium Barium Oxide (Ti.sub.x Ba.sub.y O.sub.1-x-y), Tantalum Nitride (Ta.sub.x N.sub.1-x), Titanium Nitride (Ti.sub.x N.sub.1-x), Zirconium Oxide (Zr.sub.x O.sub.1-x), polyethylene, and Lead Zirconium Titanium Oxide, where x is between 0 and 1, and x+y is between 0 and 1.
- 11. The memory of claim 2, wherein said dummy cell comprises:
- a capacitor having a first terminal coupled to ground, and a second terminal:
- an n-channel MOSFET having a drain terminal coupled to said complementary bit line, and a source terminal coupled to said second terminal; and
- a p-channel MOSFET having a drain terminal coupled to said complementary bit line, and a source terminal coupled to said second terminal.
- 12. The memory of claim 11, wherein said capacitor has a dielectric constant greater than or equal to 1.5.
- 13. The memory of claim 12, wherein said capacitor is constructed of a material from the group consisting of Tantalum Oxide (Ta.sub.x O.sub.1-x), Titanium Oxide (Ti.sub.x O.sub.1-x), Titanium Barium Oxide (Ti.sub.x Ba.sub.y O.sub.1-x-y), Tantalum Nitride (Ta.sub.x N.sub.1-x), Titanium Nitride (Ti.sub.x N.sub.1-x), Zirconium Oxide (Zr.sub.x O.sub.1-x), polyethylene, and Lead Zirconium Titanium Oxide, where x is between 0 and 1, and x+y is between 0 and 1.
- 14. The memory of claim 2, further comprising:
- a discharge gate coupled to said primary bit line for discharging said primary bit line prior to said memory cell applying said stored voltage onto said primary bit line.
- 15. The memory of claim 14, wherein said discharge gate comprises:
- an n-channel MOSFET having a drain terminal coupled to said primary bit line, and a source terminal coupled to ground; and
- a p-channel MOSFET having a drain terminal coupled to said primary bit line, and a source terminal coupled to ground.
- 16. The memory of claim 2, further comprising:
- a write gate having a first terminal coupled to said complementary bit line and a second terminal coupled to said analog output of said SAAD, said write gate selectively coupling said analog output to said complementary bit line.
- 17. The memory of claim 16, wherein said write gate comprises:
- an n-channel MOSFET having a drain terminal coupled to said analog output, and a source terminal coupled to said complementary bit line; and
- a p-channel MOSFET having a drain terminal coupled to said analog output, and a source terminal coupled to said complementary bit line.
- 18. The memory of claim 2, further comprising:
- a read gate having a first terminal coupled to said primary bit line and a second terminal coupled to one of the inputs of said comparator, said read gate selectively coupling said primary bit line to the one input of said comparator.
- 19. The memory of claim 18, wherein said read gate comprises:
- an n-channel MOSFET having a drain terminal coupled to said primary bit line, and a source terminal coupled to the one input of said comparator; and
- a p-channel MOSFET having a drain terminal coupled to said primary bit line, and a source terminal coupled to the one input of said comparator.
- 20. The memory of claim 2, further comprising:
- a read gate having a first terminal coupled to said complementary bit line and a second terminal coupled to one of the inputs of said comparator, said read gate selectively coupling said complementary bit line to the one input of said comparator.
- 21. The memory of claim 20, wherein said read gate comprises:
- an n-channel MOSFET having a drain terminal coupled to said complementary bit line, and a source terminal coupled to the one input of said comparator; and
- a p-channel MOSFET having a drain terminal coupled to said complementary bit line, and a source terminal coupled to the one input of said comparator.
- 22. The memory of claim 2, wherein said SAAD determines said first bit of data to be a logical "1" in response to said first comparison result indicating that said stored voltage is higher than said first reference voltage, and wherein said SAAD determines said first bit of data to be a logical "0" in response to said first comparison result indicating that said stored voltage is lower than said first reference voltage.
- 23. The memory of claim 22, wherein said SAAD determines said second bit of data to be a logical "1" in response to said second comparison result indicating that said stored voltage is higher than said second reference voltage, and wherein said SAAD determines said second bit of data to be a logical "0" in response to said second comparison result indicating that said stored voltage is lower than said second reference voltage.
- 24. The memory of claim 2, wherein said SAAD generates said first reference voltage according to the following formula:
- First reference voltage=V.sub.ref (1)=1/2MSB-1/2LSB;
- where MSB represents a range of voltages stored in said memory cell; and
- where LSB represents a voltage step between logic levels stored in said memory cell.
- 25. The memory of claim 24, wherein said SAAD generates said second reference voltage according to the following formula:
- in response to said first comparison result indicating that said stored voltage is higher than said first reference voltage, generating said second reference voltage according to the following formula:
- Second reference voltage=V.sub.ref (2)=V.sub.ref (1)+(1/2).sup.2 MSB; and
- in response to said first comparison result indicating that said stored voltage is lower than said first reference voltage, generating said second reference voltage according to the following formula:
- Second reference voltage=V.sub.ref (2)=V.sub.ref (1)-(1/2).sup.2 MSB.
Parent Case Info
This is a divisional of application Ser. No. 08,377,141 filed on Jan. 23, 1995 pending.
US Referenced Citations (4)
Foreign Referenced Citations (5)
| Number |
Date |
Country |
| 60-239994 |
Nov 1985 |
JPX |
| 62-2650 |
Jan 1987 |
JPX |
| 63-195897 |
Aug 1988 |
JPX |
| 63-195896 |
Aug 1988 |
JPX |
| 1-192083 |
Aug 1989 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
| Parent |
377141 |
Jan 1995 |
|