International Search Report PCT/US97/04183, Jul. 16, 1997. |
International Search Report, PCT/US96/11968, Oct. 25, 1996. |
Hori et al., Gate-Capacitance Charcteristics of Deep-Submicrons LATID (Large-Angle-Tilt Implanted Drain) MOSFET's, Proceedings of the International Electron Devices Meeting, Dec. 8, 1991, pp. 375-378. |
Hiroki et al., "A High Performance 0.1.mu.m MOSFET With Asymmetric Channel Profile", Technical Digest of the International Electron Devices Meeting (IEDM), Dec. 10, 1995, pp. 439-442. |
Ohguro et al., "Tenth Micron P-MOSFET's With Ultra-Thin Epitaxial Channel Layer Grown by Ultra-High-Vacuum CVD", Proceedings of IEEE International Electron Devices Meeting, Washington, DC, Dec. 5-8, 1993, pp. 433-436. |
Saito et al., "An SPDD P-MOSFET Structure Suitable for o.1 and Sub 0.1 Micron Channel Length and Its Electrical Characteristics", Proceedings of IEEE International Electron Devices Meeting, Washington, DC, Dec. 13-16, 1992, pp. 897-900. |
Sansen et al., "Model and Linear Application of the JIGFET", IEDM-1974, Dec. 9-11, 1974, pp. 541-545. |
International Search Report for International Application No. PCT/US90/01158, Jul. 26, 1990. |
International Search Report for International Application No. PCT/US93/00992, Jun. 2, 1993. |
Depleted Implant MOSFET, IBM Technical Disclosure, vol. 32, No. 10B, Mar. 1990, pp. 235-249. |
S.J. Hillenius, et al., Gate Material Work Function Considerations for 0.5 Micron CMOS, IEEE, pp. 147-150, 1985. |
Adele E. Schmitz, et al., High Performance Subhalf-Micrometer P-Channel Transistors for CMOS VLSI, IEDM 84, pp. 423-426. |
S. Chiang, et al., Optimization of Sub-Micron P-Channel FET Structure, IEEE, pp. 534-535, 1983. |
G. Shahidi, Fabrication of CMOS on Ultrathin SOI Obtained by Epitaxial Lateral Overgrowth and Chemical-Mechanical Polishing , IEDM vol. 90, pp. 587-590, 1990. |
S. Odanaka, et al., A New Half-Micrometer P-Channel MOSFET with Efficient Punchthrough Stops, IEEE Transactions on Electron Devices, vol. ED-33, No. 3, Mar., 1986, pp. 317-321. |
E. Takeda, et al., Submicron MOSFET Structure for Minimizing Channel Hot-Eletron Injection, 1981 Symposium on VLSI Technology, Hawaii (Sep. 1981), Dig. Tech. Papers pp. 22-23. |
E. Sun, et al., The Journal MOS (JMOS) Transistor--A High Speed Transistor for VLSI, IEEE, pp. 791-794, 1980. |
K. Nishiuchi, et al., A Normally-Off Type Buried Channel MOSFET for VLSI Circuits, IEDM Technical Digest, 1979, pp. 26-29. |
M. Hswe, et al., Characteristics of P-Channel MOS Field Effect Transistors with Ion-Implanted Channels, Solid-State Electronics, vol. 15, pp. 1237-1243, 1972. |
Nguyen, Buried-Channel MOSFETS, Chapter V of Small-Geometry MOS Transistors: Physics and Modeling of Surface-and Buried-Channel MOSFETs, Integrated Circuits Laboratory Technical Report No. G545-2, Stanford Electronics Laboratories, Aug. 1984, pp. 139-181 and 269-274. |
van der Tol et al., Potential and Electron Distribution Model for the Buried-Channel MOSFET, IEEE Transactions on Electron Devices, vol. 36, No. 4, Apr. 1989, pp. 670-689. |
Chen et al., Gate and Drain Current in Off-State Buried-Type P-Channel LDD MOSFETS, IEEE Electron Device Letters, vol. 13, No. 12, Dec. 1992, pp. 654-657. |
Hori et al., A New p-Channel MOSFET with Large-tilt-Angle Implanted Punchthrough Stopper (LATIPS), IEEE Electron Device Lettes, vol. 9, No. 12, Dec. 1988, pp. 641-642. |
Oka et al., "Two-Dimensional Analysis of Normally-Off Type Buried Channel MOSFETs", IEDM 25, Washington, DC, Dec. 3-5, 1979, pp. 30-33. |