| IEEE Transactions on Electron Devices, vol. ED-33, No. 3, Mar. 1986, "A New Half-Micrometer p-Channel MOSFET with Efficient Punchthrough Stops" by Odanaka et al, pp. 317-321. |
| 1981 Symposium on VLSI Technology, Hawaii (Sep., 1981), Dig. Tech. Papers, pp. 22-23, "Submicron MOSFET Structure for Minimizing Channel Hot-Electron Injection" by Takeda et al. |
| International Search Report for International Application No. PCT/US 9001158. |
| Characteristics of P-Channel MOS Field Effect Transistors With Ion-Implanted Channels, Hswe, M. et al., Solid-State Electronics, vol. 15, pp. 1237-1243, 1972. |
| The Junction MOS (JMOS) Transistor--A High Speed Transistor for VLSI, Sun, E. et al., IEEE, pp. 791-794, 1980. |
| Optimization of Sub-Micron P-Channel FET Structure, Chiang, S. et al., IEEE, pp. 534-535, 1983. |
| Gate Material Work Function Considerations for 0.5 Micron CMOS, Hillenius, S. J. et al., IEEE, pp. 147-150, 1985. |
| A Normally-Off Type Buried Channel MOSFET for VLSI Circuits; By K. Nishiuchi et al. (IEDM Technical Digest, 1979, pp. 26-29). |
| Ultra-High Speed CMOS Circuits in Thin SIMOX Films, A. Kamgar et al., IEDM vol. 89, pp. 829-832, 1989. |
| Fabrication of CMOS on Ultrathin SOI Obtained by Epitaxial Lateral Overgrowth and Chemical-Mechanical Polishing, G. Shahidi, IEDM vol. 90, pp. 587-590, 1990. |