Claims
- 1. The ferroelectric memory array, comprising:a memory cell field containing a multiplicity of memory cells each having at least one selector transistor with a control terminal, a short-circuit transistor with a controllable path and a control terminal, and a storage capacitor with electrodes, said controllable path of said short-circuit transistor disposed between said electrodes of said storage capacitor, said short-circuit transistor having a different switch-on voltage than said selector transistor; word lines connected to and driving said memory cells, said word lines alternately connected to said control terminal of said selector transistor and to said control terminal of said short-circuit transistor, said word lines serving as a word line for said selector transistor and as a control line for said short-circuit transistor; and bit lines connected to said memory cells.
- 2. The ferroelectric memory array according to claim 1, wherein said storage capacitor is an offset capacitor disposed next to said selector transistor.
- 3. The ferroelectric memory array according to claim 1, wherein said short-circuit transistor is a depletion type field-effect transistor.
- 4. The ferroelectric memory array according to claim 1, wherein said storage capacitor is a stacked capacitor disposed above said selector transistor.
- 5. A ferroelectric memory array, comprising:a memory cell field containing a multiplicity of memory cells having selector transistors with control terminals, short-circuit transistors with controllable paths and control terminals, and storage capactiros with electrodes, each of said controllable paths of said short-circuit transistors disposed between respective ones of said electrodes of said storage capacitors, said short-circuit transistors having a different switch-on voltage than said selector transistors; word lines connected to and driving said memory cells, said word lines alternately connected to said control terminal of said selector transistor and to said control terminal of said short-circuit transistor, said word lines serving as a word line for said selector transistor and as a control line for said short-circuit transistor; and bit lines connected to said memory cells.
Priority Claims (1)
Number |
Date |
Country |
Kind |
198 32 994 |
Jul 1998 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation of copending International Application No. PCT/DE99/02071, filed Jul. 5, 1999, which designated the United States.
US Referenced Citations (8)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0 311 088 |
Apr 1989 |
EP |
WO 9914761 |
Mar 1999 |
WO |
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/DE99/02071 |
Jul 1999 |
US |
Child |
09/767804 |
|
US |