Number | Date | Country | Kind |
---|---|---|---|
11-149008 | May 1999 | JP |
Number | Name | Date | Kind |
---|---|---|---|
4396930 | Mizutani | Aug 1983 | |
5120666 | Gotou | Jun 1992 | |
5188973 | Omura et al. | Feb 1993 | |
5273921 | Neudeck | Dec 1993 | |
5278102 | Horie | Jan 1994 | |
5296727 | Kawai et al. | Mar 1994 | |
5338959 | Kim et al. | Aug 1994 | |
5574294 | Shepherd | Nov 1996 | |
5658806 | Lin | Aug 1997 | |
5736435 | Venkatesan | Apr 1998 | |
5759878 | Hayashi | Jun 1998 | |
5926699 | Hayashi | Jul 1999 | |
6004837 | Gambino | Dec 1999 | |
6207530 | Hsu | Mar 2001 |
Number | Date | Country |
---|---|---|
62-001270 | Jan 1987 | JP |
3-54865 | Mar 1991 | JP |
3-155166 | Jul 1991 | JP |
3-266469 | Nov 1991 | JP |
4-334030 | Nov 1992 | JP |
340793-A | Dec 2000 | JP |
Entry |
---|
Denton, J.P., et al., “Fully depleted dual-gated thin-film SOI P-MOSFET with an isolated buried polysilicon backgate”, 1995. IEEE, pp. 135-136.* |
Patent Abstracts of Japan, vol. 012, No. 089 (E-592), Mar. 23, 1998, JP 62 224079, Oct. 2, 1987. |
Patent Abstracts of Japan, vol. 013, No. 268 (E-775), Jun. 20, 1989, JP 01 059864, Mar. 7, 1989. |
J. P. Denton, IEEE Electron Device Letters, vol. 17, No. 11, pp. 509-511, “Fully Depleted Dual-Gated Thin-Film SOI P-MOSFET'S Fab Ricated in SOI Islands With an Isolated Buried Polysilicon Backgate”, Nov. 1, 1996. |