Claims
- 1. A field effect transistor configuration, comprising:
a semiconductor substrate of a first conductance type, said semiconductor substrate having a first surface; at least one trench extending from said first surface into said semiconductor substrate, said at least one trench having walls; an insulation layer covering said walls; a conductive material filling said at least one trench and forming a gate electrode; a source region of said first conductance type, said source region being disposed along said at least one trench and extending from said first surface into said semiconductor substrate; a body region of a second conductance type opposite said first conductance type, said body region being adjacent to said at least one trench and extending under said source region; a drain region of said first conductance type, said drain region being adjacent to said body region; at least one doped region of said second conductance type in said body region, said at least one doped region being adjacent to said source region and simultaneously being disposed at least partially under said source region; and said source region extending from said first surface along said at least one trench to underneath said at least one doped region.
- 2. The field effect transistor configuration according to claim 1, wherein said source region along said at least one trench has a layer thickness not greater than 500 nm.
- 3. The field effect transistor configuration according to claim 1, wherein said source region along said at least one trench has a layer thickness between 200 nm and 500 nm.
- 4. The field effect transistor configuration according to claim 1, wherein:
said at least one trench has a side wall adjacent said body region; said conductive material has an edge adjacent said side wall; and said edge of said conductive material is etched back from said side wall into said conductive material to a distance between 200 nm and 1000 nm.
- 5. The field effect transistor configuration according to claim 4, wherein said etch back of said edge of said conductive material has an aperture angle greater than approximately 30°.
- 6. The field effect transistor configuration according to claim 1, wherein:
said at least one trench has a side wall adjacent said body region; said conductive material has an edge adjacent said side wall; and a portion of said edge is recessed from said side wall into said conductive material to a distance between 200 nm and 1000 nm.
- 7. The field effect transistor configuration according to claim 4, wherein said recess of said edge of said conductive material has an aperture angle greater than approximately 30°.
- 8. The field effect transistor configuration according to claim 1, wherein said at least one doped region is ion implanted and annealed/diffused.
- 9. The field effect transistor configuration according to claim 1, wherein said at least one doped region is formed by ion implantation and subsequent annealing/diffusion.
- 10. The field effect transistor configuration according to claim 1, wherein said source region is ion implanted and annealed/diffused.
- 11. The field effect transistor configuration according to claim 1, wherein said source region is formed by ion implantation and subsequent annealing/diffusion.
- 12. The field effect transistor configuration according to claim 1, wherein said source region is a deposited source region.
- 13. The field effect transistor configuration according to claim 1, wherein said source region is formed by deposition.
- 14. The field effect transistor configuration according to claim 1, wherein said semiconductor substrate, said at least one trench, said insulation layer, said conductive material, said source region, said body region, said drain region, and said at least one doped region form an IGBT with a latch-up resistance.
- 15. An IGBT having latch-up resistance, comprising:
a semiconductor substrate of a first conductance type, said semiconductor substrate having a first surface; at least one trench extending from said first surface into said semiconductor substrate, said at least one trench having walls; an insulation layer covering said walls; a conductive material filling said at least one trench and forming a gate electrode; a source region of said first conductance type, said source region being disposed along said at least one trench and extending from said first surface into said semiconductor substrate; a body region of a second conductance type opposite said first conductance type, said body region being adjacent to said at least one trench and extending under said source region; a drain region of said first conductance type, said drain region being adjacent to said body region; at least one doped region of said second conductance type in said body region, said at least one doped region being adjacent to said source region and simultaneously being disposed at least partially under said source region; and said source region extending from said first surface along said at least one trench to underneath said at least one doped region.
- 16. A field effect transistor configuration, comprising:
a semiconductor substrate of a first conductance type, said semiconductor substrate having a first surface; at least one trench extending from said first surface into said semiconductor substrate, said at least one trench having walls; an insulation layer covering said walls; a conductive material filling said trench and forming a gate electrode; a source region of said first conductance type, said source region being disposed along said trench and extending from said first surface into said semiconductor substrate; a body region of a second conductance type opposite said first conductance type, said body region being adjacent to said trench and extending under said source region; a drain region of said first conductance type, said drain region being adjacent to said body region; at least one highly doped region of said second conductance type in said body region, said at least one highly doped region being adjacent to said source region and simultaneously being disposed at least partially under said source region; and said source region extending from said first surface along said trench to underneath said at least one highly doped region.
- 17. A method of producing a field effect transistor, which comprises:
providing a semiconductor substrate having a first surface and a first conductance type; extending at least one trench from the first surface into the semiconductor substrate; covering walls of the at least one trench with an insulation layer; forming a gate electrode by filling the at least one trench with a conductive material; producing a source region of the first conductance type along the at least one trench and extending the source region from the first surface into the semiconductor substrate by implantation at an oblique incidence angle; disposing a body region of a second conductance type opposite the first conductance type adjacent to the at least one trench and extending the body region under the source region; etching back the conductive material filling the at least one trench on a face of the at least one trench adjacent to the body region; disposing a drain region of the first conductance type adjacent to the body region; disposing at least one doped region of the second conductance type in the body region adjacent to the source region and simultaneously at least partially under the source region; and extending the source region from the first surface along the at least one trench to underneath the at least one doped region.
- 18. The method according to claim 17, which further comprises producing the source region by implantation at an oblique incidence angle with respect to the first surface.
- 19. The method according to claim 18, which further comprises producing the source region by implantation at an incidence angle of between approximately 30° and 45° with respect to the first surface.
- 20. The method according to claim 17, which further comprises producing the source region by implantation at an incidence angle between approximately 30° and 45°.
- 21. The method according to claim 17, which further comprises carrying out the etching step to locate an edge of the conductive material at a depth of between approximately 0.2 μm and 1.0 μm.
- 22. The method according to claim 17, which further comprises carrying out the etching of the conductive material in two partial etching steps.
- 23. The method according to claim 17, which further comprises producing the source region with a furnace deposition process.
- 24. The method according to claim 17, which further comprises producing the at least one doped region by ion implantation.
Priority Claims (1)
Number |
Date |
Country |
Kind |
100 09 345.0 |
Feb 2000 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation of copending International Application No. PCT/DE01/00617, filed Feb. 14, 2001, which designated the United States and was not published in English.
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/DE01/00617 |
Feb 2001 |
US |
Child |
10229980 |
Aug 2002 |
US |