Claims
- 1. A field effect transistor comprising:
- a semiconductor substrate of one conductivity type;
- source and drain regions of opposite conductivity type respectively extending into said substrate from one surface thereof;
- a channel region formed between said source and drain regions, means connected to said source and drain regions for generating a channel current therebetween;
- said drain and source regions extending transversely of said channel region and having edges spaced on opposite ends of said channel region and said edges located and spaced apart transversely of said channel current, first and second drain electrodes electrically connected to said edges of said drain region;
- said drain region having a resistance between said edges which is higher than the resistance between the edges of said source region;
- an insulating layer formed on said channel region;
- a gate region formed on said insulating layer;
- a first gate electrode electrically connected to said gate region;
- a source electrode electrically connected to said source region;
- wherein said gate region is formed of electrically resistive material;
- including a second gate electrode, said first and second gate electrodes electrically connected to said gate region at points spaced apart transversely to said current; and
- wherein said field effect transistor is a variable impedance means including an input circuit connected to said first drain and source electrodes, an output circuit connected to said second drain and source electrodes, and a control circuit connected to said first and second gate electrodes.
- 2. A field effect transistor according to claim 1 in which different control voltages are applied to said first and second gate electrodes so that the input impedance to said input circuit is higher than the output impedance to said output circuit.
- 3. A field effect transistor comprising:
- a semiconductor substrate of one conductivity type;
- source and drain regions of opposite conductivity type respectively extending into said substrate from one surface thereof;
- a channel region formed between said source and drain regions, means connected to said source and drain region for generating a channel current therebetween;
- said drain and source regions having edges spaced on opposite ends of said channel region and said edges located and spaced apart transversely of said channel current, first and second drain electrodes electrically connected to said edges of said drain region;
- said drain region having a resistance between said edges which is higher than the resistance between the edges of said source region;
- an insulating layer formed on said channel region;
- a gate region formed on said insulating layer;
- a first gate electrode electrically connected to said gate region;
- a source electrode electrically connected to said source region;
- wherein said gate region is formed of electrically resistive material; and
- including second and third gate electrodes, said first, second and third gate electrodes respectively mounted adjacent said source, first drain and second drain electrodes.
- 4. A field effect transistor according to claim 3 further including at least one further drain electrode electrically connected to said drain region at a point between said first and second drain electrodes.
- 5. A field effect transistor according to claim 3 where said transistor is a variable impedance means, including an input circuit connected to said first drain and source electrodes, an output circuit connected to said second drain and source electrodes, a control circuit connected to said first gate electrode, and capacitance means coupled between said drain region and said gate region corresponding thereto.
- 6. A field effect transistor comprising:
- a semiconductor substrate of one conductivity type;
- a source region and a single drain region with multiple electrodes of opposite conductivity type respectively extending into said substrate from one surface thereof;
- a channel region formed between said source and drain regions, means connected to said source and drain region for generating a channel current therebetween,
- said drain and source regions extending transversely of said channel region and having edges spaced on opposite ends of said channel region and said edges located and spaced apart transversely of said channel current, first and second drain electrodes electrically connected to said edges of said single drain region;
- said drain region having a resistance between said edges which is higher than the resistance between the edges of said source region;
- an insulating layer formed on said channel region;
- a gate region formed on said insulating layer;
- a first gate electrode electrically connected to said gate region;
- a source electrode electrically connected to said source region;
- wherein the resistivity of said gate region is higher than that of said gate electrode, and including a second gate electrode, said first and second gate electrodes electrically connected to said gate region at points spaced apart transversely to said current.
Priority Claims (1)
Number |
Date |
Country |
Kind |
48-90240 |
Aug 1973 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 687,900, filed May 19, 1977 which was a continuation of application 496,355 filed Aug. 9, 1974, both abandoned.
US Referenced Citations (5)
Non-Patent Literature Citations (3)
Entry |
C. Hu et al., "A Resistive-Gated IGFET Tetrode," IEEE Trans. on Elec. Dev., vol. ED-18, #7, Jul. 1971, pp. 418-425. |
W. Chang et al., "C-C-D Magnetic Field Sensor," IBM Tech. Discl. Bull., vol. 14, #11, Apr. 1972, p. 3420. |
J. Elliott et al., "Self-Limiting Off-Chip Driver," IBM Tech. Discl. Bull., vol. 16, #8, Jan. 1974, pp. 2679, and 2680. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
687900 |
May 1976 |
|
Parent |
496355 |
Aug 1974 |
|