Claims
- 1. A method of manufacturing a semiconductor device, which method comprises:
- forming a first oxide layer on a semiconductor substrate, wherein the semiconductor substrate contains an impurity of a first conductivity type;
- forming a nitride layer on the first oxide layer;
- patterning and etching the nitride and first oxide layers to form openings extending to and exposing the semiconductor substrate, and forming and exposing side surfaces of the first oxide and nitride layers;
- depositing a second oxide layer on the exposed surface of the semiconductor substrate, top surface of the nitride layer and exposed side surfaces of the nitride and first oxide layers;
- etching to remove the second oxide layer from the semiconductor substrate and top surface of the nitride layer leaving sidewall spacers of the second oxide on the side surfaces of the nitride and first oxide layers, which sidewall spacers extend to the surface of the semiconductor substrate;
- ion implanting an impurity of the first conductivity type into the substrate in a region between the sidewall spacers to form a first channel-stopper region therein containing the impurity of the first conductivity type at a concentration greater than the concentration of the impurity of the first conductivity type in the substrate;
- removing the sidewall spacers; and
- ion implanting an impurity of the first conductivity type into the substrate beneath the first channel-stopper region to form a second channel-stopper region having an impurity concentration of the first conductivity type less than the impurity concentration of the first conductivity type in the first channel-stopper region and greater than the impurity concentration of the first conductivity type in the substrate.
- 2. The method according to claim 1, further comprising forming field oxide regions in the openings by thermal treatment.
- 3. The method according to claim 1, wherein the impurity of the first conductivity type is a P-type impurity.
- 4. The method according to claim 3, wherein the P-type impurity is boron.
- 5. The method according to claim 1, wherein etching to form the openings is continued to etch a portion of the substrate to form a recess therein, and the second oxide is removed from the recess by etching.
- 6. The method according to claim 5, wherein the field oxide region is formed in the recess.
- 7. The method according to claim 1, wherein the semiconductor device comprises a C-MOS structure.
- 8. The method according to claim 1, wherein the first oxide layer is formed by thermal oxidation.
- 9. The method according to claim 1, wherein the nitride layer is formed by chemical vapor deposition.
- 10. The method according to claim 1, wherein the second oxide layer is formed by chemical vapor deposition.
- 11. The method according to claim 8, wherein the second oxide comprises silicon dioxide containing an impurity dopant.
- 12. The method according to claim 10, wherein the second oxide comprises phosphorous doped silicate glass.
- 13. The method according to claim 1, further comprising forming an intermediate oxide layer on the nitride layer prior to patterning and etching.
- 14. The method according to claim 13, wherein the intermediate oxide is formed by chemical vapor deposition.
Parent Case Info
This application is a division of application Ser. No. 08/501,230 filed Jul. 11, 1995 now U.S. Pat. No. 5,604,370.
US Referenced Citations (7)
Foreign Referenced Citations (4)
Number |
Date |
Country |
56-101778 |
Aug 1981 |
JPX |
3-016154 |
Jan 1991 |
JPX |
3-283574 |
Dec 1991 |
JPX |
4-011550 |
Apr 1992 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Wolf, Silicon Processing for the VLSI Era--vol. II--Process Integration, Littice Press, 1990, pp. 22-23, Sections 2.2.2.4 and 2.2.2.5. |
Rung et al., A Retrograde p-Well for Higher Density CMOS, IEEE Transactions on Electron Devices, vol. ED-28, No. 10, Oct., 1981, pp. 1115-1119. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
501230 |
Jul 1995 |
|