Claims
- 1. An N-channel MOS integrated circuit structure comprising:
- a single crystal semiconductor material substrate of P.sup.- -type bulk conductivity material having a laterally extending top flat surface;
- said substrate being ion-implanted along said top surface with a P-type dopant to form a top, P.sup.+ -type field layer, the resistivity of said P.sup.+ -type field layer being substantially less than that of the underlying P.sup.- -type material;
- selected portions of said P.sup.+ -type field layer being removed at locations which are laterally spaced from each other to leave a pattern of field layer areas, and the P.sup.- -type material which is exposed thereby and is laterally surrounded by said field areas being ion-implanted with a P-type dopant to form top, P-type layers, the resistivity of said P-type layers being intermediate that of the P.sup.- -type material and the material of the P.sup.+ -type field layer;
- selected portions of at least some of said P-type layers being doped with N-type material to form N-channel MOS devices;
- layers of material electrically inert as compared with said P.sup.+ -type material being disposed over the field areas; and
- electrical interconnects extending over at least some of said layers of inert material and making electrical contact with at least some of said MOS devices.
- 2. A structure as in claim 1 wherein said ion-implanted layers of P.sup.+ -type and P-type material are of the order of 1,000 A thick.
- 3. An integrated circuit structure having N-channel MOS devices disposed along a laterally extending major surface of a high bulk resistivity P.sup.- -type substrate and laterally spaced from each other by low resistivity P.sup.+ -type surface field areas of said substrate for field inversion control comprising:
- a high bulk resistivity P.sup.- -type material substrate and P-type dopant ion-implanted into a laterally extending major surface of said high resistivity P.sup.- -type material substrate to form a laterally uniform layer of low resistivity P.sup.+ -type material extending along said major surface of the substrate;
- selected portions of said layer being removed to form a pattern of active areas of unimplanted substrate surface areas laterally spaced apart by a pattern of remaining low resistivity layer portions; and
- N-channel MOS devices formed at least at selected ones of said active areas of the substrate, said devices being laterally spaced from each other by field areas formed by said remaining portions of the layer of low resistivity P.sup.+ -type material;
- the top surfaces of said active areas being depressed relative to the top surfaces of said field areas;
- a layer of a material which is substantially inert as compared to the low resistivity P-type material, said inert material layer disposed over said remaining low resistivity layer portions; and
- electrical interconnects extending over at least portions of said inert layer and making electrical contact with at least some of said MOS devices.
- 4. A structure as in claim 3 including P-type dopant ion-implanted at said active areas to form layers of P-type material the resistivity of which is intermediate that of the high resistivity P.sup.- -type material and the low resistivity P.sup.+ -type material.
- 5. A structure as in claim 4 wherein the layers of low resistivity and intermediate resistivity materials are of the order of 1,000 A thick.
- 6. An integrated circuit structure comprising:
- a single crystal semiconductor material substrate having a laterally extending top major surface which has laterally alternating field areas and active areas, the active areas being depressed into the substrate relative to the field areas;
- said substrate having at the field areas a top layer which is thin relative to the thickness of the substrate, said top layer having the same conductivity type as the underlying substrate material but being ion-implanted with a doping agent causing the layer to have substantially lower resistivity than that of the underlying substrate material;
- an oxide layer over the field areas;
- circuit components formed at the active areas of the substrate; and
- electrical interconnects to said circuit components extending at least partly over said oxide layer.
- 7. A structure as in claim 6 wherein said lower resistivity layer is of the order of 1,000 A thick and the active areas are depressed into the substrate relative to the field areas by a distance of the order of 1,000 A.
- 8. A structure as in claim 7 wherein at least portions of said active areas are ion-implanted with the same type doping agent as the field areas to cause said portions of the active areas to have resistivity which is intermediate that of the lower resistivity layer and the bulk resistivity of the material underlying said lower resistivity layer, said intermediate resistivity layer being of the order of 1,000 A thick.
Parent Case Info
This is a division of application Ser. No. 613,537 filed Sept. 15, 1975 now U.S. Pat. No. 4,011,105, issued Mar. 8, 1977.
US Referenced Citations (18)
Divisions (1)
|
Number |
Date |
Country |
| Parent |
613537 |
Sep 1975 |
|