Claims
- 1. An apparatus comprising:
a field programmable gate array (FPGA); an access lead network electrically coupled and proximate to the FPGA; and a plurality of memories electrically coupled and proximate to the interposer board.
- 2. The apparatus of claim 1 where the FPGA is arranged and configured to operate with a variable word width.
- 3. The apparatus of claim 2 where the FPGA is arranged and configured to operate with a word width between 1 to m×N bits where m is the number of bits in the word width of each memory and N is the number of memories.
- 4. The apparatus of claim 1 where the access lead network is an interposer board.
- 5. The apparatus of claim 4 wherein the FPGA is disposed on a first surface of the interposer board and the plurality of memories are disposed on a second surface of the interposer board that is opposed to the first surface of the interposer board.
- 6. The apparatus of claim 4 wherein the FPGA and the plurality of memories are disposed on a same surface of the interposer board.
- 7. The apparatus of claim 4 where the FPGA is coupled to the interposer board through a first connector array.
- 8. The apparatus of claim 7 wherein the first connector array is a ball grid array.
- 9. The apparatus of claim 7 wherein the first connector array is a pin grid array.
- 10. The apparatus of claim 4 where the plurality of memories are coupled to the interposer board through a second connector array.
- 11. The apparatus of claim 10 wherein the second connector array is a ball grid array.
- 12. The apparatus of claim 10 wherein the second connector array is a pin grid array.
- 13. The apparatus of claim 10 where the plurality of memories are stacked to collectively form a block having an upper and lower contact surface and where the second ball grid array is disposed on both the upper and lower contact surfaces.
- 14. The apparatus of claim 13 further comprising a plurality of interleaved lines and where the portion of the second ball grid array on the upper contact surface is directly coupled to the interposer board and where the portion of the second ball grid array on the lower contact surface is coupled to the interposer board through the plurality of interleaved lines.
- 15. The apparatus of claim 14 further comprising an insulatively filled layer disposed between adjacent ones of the plurality of memories in which layer the interleaved lines are disposed.
- 16. The apparatus of claim 15 further comprising at least one resistor and capacitor combination coupled to a corresponding one of the plurality of memories, the resistor and capacitor combination being disposed in the insulatively filled layer.
- 17. A method comprising:
providing a field programmable gate array (FPGA); disposing the FPGA on a surface of an interposer board and electrically coupling thereto; and disposing a plurality of memories on a surface of the interposer board and electrically coupling thereto.
- 18. The method of claim 17 wherein the FPGA is disposed on a first surface of the interposer board and the plurality of memories are disposed on a second surface of the interposer board that is opposed to the first surface of the interposer board.
- 19. The method of claim 17 wherein the FPGA and the plurality of memories are disposed on a same surface of the interposer board.
- 20. The method of claim 17 further comprising operating the FPGA with a variable word width.
- 21. The method of claim 17 further comprising operating the FPGA with a word width between 1 to m×N bits where m is the number of bits in the word width of each memory and N is the number of memories.
- 22. The method of claim 17 where disposing the FPGA on the surface of an interposer board comprises coupling the FPGA to a first connector array provided on the surface of the interposer board.
- 23. The method of claim 22 wherein the first connector array is a ball grid array.
- 24. The method of claim 22 wherein the first connector array is a pin grid array.
- 25. The method of claim 17 where disposing the plurality of memories on the surface of an interposer board comprises coupling the plurality of memories to a second connector array provided on the surface of the interposer board.
- 26. The method of claim 25 wherein the second connector array is a ball grid array.
- 27. The method of claim 25 wherein the second connector array is a pin grid array.
- 28. The method of claim 25 further comprising stacking the plurality of memories to collectively form a memory block having an upper and lower contact surface and where disposing a plurality of memories on the surface of the interposer board comprises disposing the second ball grid array on both the upper and lower contact surfaces of the memory block.
- 29. The method of claim 28 further comprising coupling a plurality of interleaved lines to the portion of the second ball grid array disposed on the lower contact surface of the memory block and to a portion of the second ball grid array disposed on the upper contact surface of the memory block.
- 30. The method of claim 29 further comprising providing an insulatively filled layer disposed between adjacent ones of the plurality of memories and disposing the interleaved lines in the insulatively filled layer.
- 31. The method of claim 30 further comprising disposing at least one resistor and capacitor combination coupled to a corresponding one of the plurality of memories in the insulatively filled layer.
RELATED APPLICATIONS
[0001] The present application is related to U.S. Provisional Patent Application serial No. 60/384,582, filed on Jan. 17, 2002, which is incorporated herein by reference and to which priority is claimed pursuant to 35 USC 119.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60384582 |
May 2002 |
US |