Manning, "An Approach to Highly Integrated, Computer-Maintained Cellular Arrays", IEEE Transactions on Computers, vol. C-26, No. 6, Jun. 1977, pp. 536-552. |
Minnick, "Survey of MIcrocellular Research," Stanford Research Institute Project 5876 (Contract AF 19(628)-5828), Jul. 1966. |
Minnick, "Cutpoint Cellular Logic," IEEE Transactions On Electronic Computers, Dec. 1964, pp. 685-698. |
Jump et al, "Microprogrammed Arrays," IEEE Transactions on Computers, vol. C-21, No. 9, Sep. 1972, pp. 974-984. |
Gentile et al, "Design of Switches for Self-Reconfiguring VLSI Array Structures," Microprocessing and Microprogramming, North-Holland, 1984, pp. 99-108. |
Sami et al, "Reconfigurable Architectures for VLSI Processing Arrays," AFIPS Conference Proceedings, 1983 National Computer Conference, May 16-19, 1983, pp. 565-577. |
Kautz et al, "Cellular Interconnection Arrays," IEEE Transactions On Computers, vol. C-17, No. 5, May 1968, pp. 443-451. |
Kautz, "Cellular Logic-in-Memory Arrays," IEEE Transactions On Computers, vol. C-18, No. 8, Aug. 1969, pp. 719-727. |
Shoup, "Programmable Cellular Logic Arrays," Doctoral Thesis (Carnegie-Mellon University; DARPA Contract No. F44620-67-C-0058), Mar. 1970. |
Manning, Automatic Test, Configuration, And Repair of Cellular Arrays, Doctoral Thesis MAC TR-151 (MIT), Jun. 1975. |
Wynn, "Designing With Logic Cell Arrays," ELECTRO/87 and Mini-Micro Northeast Conference Record, 1987. |
Wynn, "In-Circuit Emulation for ASIC-Based Designs," VLSI Systems Design, Oct. 1986, pp. 38-45. |
Anderson, "Restructurable VLSI Program" Report No. ESD-TR-80-192 (DARPA Contract No. F19628-80-C-002), Mar. 31,1980. |
"The Programmable Gate Array Design Handbook," First Edition, Xilinx, 1986, pp. 1-1 to 4-33. |