The present application relates to creating circuits on non-planar surfaces.
Wiring boards or printed circuit boards often use rigid planar substrates. Some techniques can be used to create ribbon cables, flexible cables typically used for connecting one printed circuit board to another.
Embodiments allow a circuit to be constructed on any suitable surface, such as a non-planar substrate. An example of such a surface may be a computer case or housing. Incorporating a circuit in such a way can reduce circuit space and weight.
In one embodiment a method of producing a non-planar conforming circuit on a non-planar anodized surface includes creating a first set of conforming layers. The first set of conforming layers is created by applying an oxide dielectric layer to the surface, applying a conductive material layer to the oxide dielectric layer, applying a resist layer to the conductive material layer, patterning the resist layer according to a desired circuit layout, etching the surface to remove exposed conductive material, and stripping the resist layer. Next the resulting set of conforming layers can be sealed.
In one embodiment, an anodized non-planar structure can have a circuit fabricated directly on its surface. A mask can be applied to the surface to isolate the circuit area. A first circuit layer can be applied to the exposed area of the surface. The first circuit layer can be created by applying an oxide dielectric layer for planarizing and electrical isolation from the surface substrate. Onto this dielectric layer, conductive material can be deposited. A resist layer can then be added to the dielectric layer. The resist layer can be patterned using, for example, a laser lithographic technique to expose a negative of the desired circuit, leaving behind resist material matching the circuit pattern. Etching solution can be used appropriate to the conductive material to remove the exposed conductive material. The remaining resist layer can next be removed to expose the resulting circuit. If only one layer is desired, then the circuit can be sealed, using for example a parylene layer.
If additional circuit layers are desired, the next layer can be started by applying an additional oxide dielectric layer for electrical isolation. After applying the next dielectric layer for the next circuit layer, vias or holes can be drilled or etched in the oxide dielectric layer for connecting electrical traces on the two layers as the next conductive layer is applied or for the purpose of bringing an electrical access point from the first layer up to a higher layer. Several circuit layers can be built up in such a manner. The final circuit layer can be sealed for protection and electrical isolation from the remaining environment.
Each material layer of the circuit layer—the dielectric layer, the conductive material layer, and the resist layer—conforms to the contours of the non-planar surface so that each layer is also non-planar in the same way. For example, if the surface is curved, each layer also curves to match the radial bend of the surface and each subsequent layer.
Other approaches to build a conforming non-planar circuit could result in a much thicker circuit with a much wider pitch between circuit layers. Other approaches may use a dielectric layer that results in a rough topology which requires applying a much thicker conductive layer. A thinner circuit can be desirable because it allows more layers with less heat resistance and less internal thermal expansion. The method described in the present application achieves a thin circuit thickness and requires little processing.
At 220, if a connection to a lower layer is desired, the oxide dielectric layer can optionally be masked and etched or drilled. Techniques for etching can include wet etching or plasma etching. Piercing the oxide layer by drilling or etching can allow a conductive layer applied in a second circuit layer, for example, to make contact with a conductor located in a first circuit layer forming a blind via electrical connection between layers.
At 230, a conductive layer is applied to the oxide dielectric layer. The conductive layer can be made up from several different conductors having different conductive and thermal properties. For example, in some embodiments a seed layer of titanium can be sputtered onto the dielectric, followed by a sputtered copper layer, followed by optional gold plating. One of skill in the art will understand that different conductive materials or deposition techniques can be substituted as desired. In some embodiments, the titanium layer can be sputtered at about 0.005 mils (200 Å) thick or less, the copper layer can be sputtered at about 0.02 mils (0.5 μm) thick or less, and the gold plating can be applied to about 0.02 mils (0.5 μm) thick or less. Therefore, under some embodiments, the conductive layer can be about 0.045 mils or less thick in total (or about 0.35 mils or less thick including the dielectric layer). Thin circuit layers can significantly reduce thermal resistance to the frame of the non-planar surface for improved heat sinking. The masking for applying the dielectric and conductive layers can be removed.
At 240, a resist mask layer is applied. The resist layer can be sprayed or electroplated onto the conductive layer and cured. The resist layer can be made from any material suitable for protecting conductive members from etching solutions. At 250, the circuit is patterned into the resist mask layer. In some embodiments, the circuit is patterned using laser lithography technology. The resist layer can pattern circuit traces down to 2 mils or less width and up to a width that covers the entire layer to be patterned (as with a ground isolation layer). Thus, trace widths can vary within the topography of the layer according to the circuit layer pattern. A pattern can be created and loaded into a laser lithography machine. The laser lithography machine ablates away the resist layer exposing a negative of the circuit layout. In some embodiments, portions of the circuit is patterned using circuit traces at about 2 mils or less wide and spaces between traces at about 3 mils or less wide, for an overall pitch of about 5 mils or less from trace to trace. The resist layer can be touched up as necessary prior to etching.
At 260, the circuit is exposed to etching solution. The circuit can be masked to prevent etching solution from affecting other surfaces. Etching solution for each conductive material can be applied successively to etch away conductive material to expose the oxide dielectric. In some embodiments, first a gold etching solution would be used, followed by a copper etching solution, followed by a titanium etching solution. One of skill in the art will recognize that other etching solutions can be used based on the conductive material in the conductive layer. Following etching, these conductive materials have been removed from the unprotected exposed areas of the circuit, such as those areas not covered by the resist mask.
At 270, the remaining resist layer is removed, exposing the completed circuit traces. A bright dip cleanup process can be used to remove any residues. At 280, circuit lines can be inspected and repaired as needed.
If additional circuit layers are desired, as in step 130 of
One of skill in the art will appreciate that
One of skill in the art will appreciate that in
Several embodiments are specifically illustrated and/or described herein. However, it will be appreciated that modifications and variations of the disclosed embodiments are covered by the above teachings and within the purview of the appended claims without departing from the spirit and intended scope of the invention.
Number | Name | Date | Kind |
---|---|---|---|
4574331 | Smolley | Mar 1986 | A |
4859188 | Neumann | Aug 1989 | A |
4940623 | Bosna | Jul 1990 | A |
5286417 | Mahmoud et al. | Feb 1994 | A |
5315481 | Smolley | May 1994 | A |
5368883 | Beaver | Nov 1994 | A |
5427304 | Woods et al. | Jun 1995 | A |
5608434 | Wilson et al. | Mar 1997 | A |
5738797 | Belke, Jr. et al. | Apr 1998 | A |
5938455 | Glovatsky et al. | Aug 1999 | A |
6100200 | Van Buskirk | Aug 2000 | A |
6188582 | Peter | Feb 2001 | B1 |
6198630 | Cromwell | Mar 2001 | B1 |
6264476 | Li et al. | Jul 2001 | B1 |
6370770 | Fan et al. | Apr 2002 | B1 |
6386890 | Bhatt et al. | May 2002 | B1 |
6574114 | Brindle et al. | Jun 2003 | B1 |
6593900 | Craven | Jul 2003 | B1 |
6695623 | Brodsky et al. | Feb 2004 | B2 |
7188282 | Walmsley | Mar 2007 | B2 |
7302592 | Shipton et al. | Nov 2007 | B2 |
7815475 | Peloza et al. | Oct 2010 | B2 |
8686522 | Webb | Apr 2014 | B2 |
8772745 | Gonya et al. | Jul 2014 | B1 |
8880139 | Etzkorn | Nov 2014 | B1 |
8963316 | Hsu | Feb 2015 | B2 |
9087617 | Gonya et al. | Jul 2015 | B2 |
9263400 | Gonya et al. | Feb 2016 | B2 |
9894760 | Gonya | Feb 2018 | B2 |
20020098721 | Fan et al. | Jul 2002 | A1 |
20040074088 | Nakamura | Apr 2004 | A1 |
20040157370 | Gardner | Aug 2004 | A1 |
20040199786 | Walmsley | Oct 2004 | A1 |
20040227205 | Walmsley | Nov 2004 | A1 |
20080113505 | Sparks | May 2008 | A1 |
20080173698 | Marczi et al. | Jul 2008 | A1 |
20080244898 | Shacklette et al. | Oct 2008 | A1 |
20100031064 | Walmsley | Feb 2010 | A1 |
20100213590 | Warren | Aug 2010 | A1 |
20100230806 | Huang | Sep 2010 | A1 |
20100255312 | Dougherty et al. | Oct 2010 | A1 |
20110031982 | Leon et al. | Feb 2011 | A1 |
20110049684 | Lee | Mar 2011 | A1 |
20110090658 | Adams et al. | Apr 2011 | A1 |
20110120764 | Kelley | May 2011 | A1 |
20110227603 | Leon et al. | Sep 2011 | A1 |
20110233766 | Lin | Sep 2011 | A1 |
20120146182 | Oganesian | Jun 2012 | A1 |
20120185636 | Leon et al. | Jul 2012 | A1 |
20130026645 | Mohammed | Jan 2013 | A1 |
20130093032 | Webb | Apr 2013 | A1 |
20130207260 | Hsu | Aug 2013 | A1 |
20130292835 | King | Nov 2013 | A1 |
20130333935 | Gonya et al. | Dec 2013 | A1 |
20140041921 | Gonya et al. | Feb 2014 | A1 |
20160105970 | Gonya et al. | Apr 2016 | A1 |
20160128185 | Gonya et al. | May 2016 | A1 |
20160155711 | Gonya et al. | Jun 2016 | A1 |
20160338192 | Gonya | Nov 2016 | A1 |
Number | Date | Country |
---|---|---|
1020874 | Jul 2000 | EP |
1840964 | Oct 2007 | EP |
WO-2010057145 | May 2010 | WO |
WO-2011046769 | Apr 2011 | WO |
WO-2012123400 | Sep 2012 | WO |
Entry |
---|
Nonfinal Office Action dated Oct. 13, 2016, in U.S. Appl. No. 14/993,197. |
Nonfinal Rejection dated Jan. 31, 2014, in U.S. Appl. No. 13/527,180. |
Notice of Allowance dated Jul. 6, 2014, in U.S. Appl. No. 13/527,180. |
Nonfinal Rejection dated Oct. 2, 2014, U.S. Appl. No. 14/325,670. |
Notice of Allowance dated Mar. 17, 2015, in U.S. Appl. No. 14/325,670. |
Nonfinal Office Action dated Aug. 14, 2015, in U.S. Appl. No. 14/789,885. |
Notice of Allowance dated Sep. 23, in U.S. Appl. No. 13/570,605. |
Notice of Allowance dated Oct. 1, 2015, in U.S. Appl. No. 14/789,885. |
Nonfinal Office Action dated Mar. 24, 2016, in U.S. Appl. No. 15/014,160. |
Notice of Allowance dated Jul. 28, 2016, in U.S. Appl. No. 15/014,160. |
Nonfinal Office Action dated Sep. 2, 2016, in U.S. Appl. No. 15/222,333. |
U.S. Appl. No. 15/367,642, filed Dec. 2, 2016, Gonya et al. |
Final Rejection dated Dec. 21, 2016, in U.S. Appl. No. 15/222,333. |
Nonfinal Office Action dated Mar. 14, 2017, in U.S. Appl. No. 15/367,642. |
Final Office Action dated Mar. 23, 2017, in U.S. Appl. No. 14/993,197. |
Advisory Action dated Mar. 27, 2017, in U.S. Appl. No. 15/222,333. |
Nonfinal Office Action dated Apr. 28, 2017, in U.S. Appl. No. 15/222,333. |
Notice of Allowance dated Oct. 4, 2017, in U.S. Appl. No. 14/993,197. |
Nonfinal Office Action dated Oct. 12, 2017, in U.S. Appl. No. 15/222,333. |
Notice of Allowance dated Jul. 6, 2017, in U.S. Appl. No. 15/367,642. |
Final Office Action dated Apr. 2, 2018, in U.S. Appl. No. 15/222,333. |
Notice of Allowance dated Aug. 3, 2018, in U.S. Appl. No. 15/222,333. |
Number | Date | Country | |
---|---|---|---|
20160105970 A1 | Apr 2016 | US |