Claims
- 1. A semiconductor circuit device comprising a semiconductor substrate having a main surface, a first insulation film formed on said main surface, a first wiring layer over said first insulation film and connected to said substrate through a conductor filling a contact hole in said first insulation film, a first interlayer insulation film formed on said first wiring layer, a second wiring layer over said first interlayer insulation film and connected to said first wiring layer through a conductor filling a first through-hole in said first interlayer insulation film, a second interlayer insulation film formed on said second wiring layer, and a third wiring layer over said second interlayer insulation film and connected to said second wiring layer through a conductor filling a second through-hole in said second interlayer insulation film, wherein:
- said first second and third wiring layers are substantially flat on said conductors respectively filling said contact hole, said first through-hole and said second through-hole, and a maximum cross-sectional area of said first through-hole is smaller than a minimum cross-sectional area of said contact hole, and a maximum cross-sectional area of said second through-hole is not greater than a minimum cross-sectional area of said first through-hole.
- 2. A semiconductor circuit device according to claim 1, wherein a maximum cross-sectional area of said second through-hole is equal to a minimum cross-sectional area of said first through-hole.
- 3. A semiconductor circuit device according to claim 1, wherein a maximum area of said second through-hole is smaller than a minimum cross-sectional area of said first through-hole.
- 4. A semiconductor circuit device according to claim 1, wherein a minimum cross-sectional area of said second through-hole is larger than said maximum cross-sectional area of said first through-hole, and is not larger than a maximum area of said contact hole.
- 5. A semiconductor circuit device according to claim 1, wherein said contact hole and said first through-hole are mutually overlapping.
- 6. A semiconductor circuit device according to claim 1, wherein said contact hole and said first through-hole are not mutually overlapping.
- 7. A semiconductor circuit device comprising a semiconductor substrate having a main surface, a first insulation film formed on said main surface, a first wiring layer over said first insulation film and connected to said substrate through a conductor filling a contact hole in said first insulation film, a first interlayer insulation film formed on said first wiring layer, a second wiring layer over said first interlayer insulation film and connected to said first wiring layer through a conductor filling a first through-hole in said first interlayer insulation film, a second interlayer insulation film formed on said second wiring layer, and a third wiring layer over said second interlayer insulation film and connected to said second wiring layer through a conductor filling a second through-hole in said second interlayer insulation film, wherein:
- said first, second and third wiring layers are substantially flat on the respective said conductors respectively filling said contact hole, said first through-hole and said second through-hole, and a maximum cross-sectional area of said first through-hole is smaller than a minimum cross-sectional area of said contact hole, a minimum cross-sectional area of said second through-hole is not less than a maximum cross-sectional area of said first through-hole, and a maximum cross-sectional area of said second through-hole is not greater than a minimum cross-sectional area of said contact hole.
- 8. A semiconductor circuit device according to claim 7, wherein a maximum cross-sectional area of said second through-hole is equal to a minimum cross-sectional area of said first through-hole.
- 9. A semiconductor circuit device according to claim 7, wherein a maximum area of said second through-hole is smaller than a minimum cross-sectional area of said first through-hole.
- 10. A semiconductor circuit device according to claim 7, wherein a minimum cross-sectional area of said second through-hole is larger than said maximum cross-sectional area of said first through-hole, and is not larger than a maximum area of said contact hole.
- 11. A semiconductor circuit device according to claim 7, wherein said contact hole and said first through-hole are mutually overlapping.
- 12. A semiconductor circuit device according to claim 7, wherein said contact hole and said first through-hole are not mutually overlapping.
Priority Claims (2)
Number |
Date |
Country |
Kind |
2-139611 |
May 1990 |
JPX |
|
2-143731 |
May 1990 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 07/705,609, filed May 24, 1991, now abandoned.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
4403217 |
Becker et al. |
Sep 1983 |
|
4525709 |
Hareng et al. |
Jun 1985 |
|
5019531 |
Awaya et al. |
May 1991 |
|
5060045 |
Owada et al. |
Oct 1991 |
|
Foreign Referenced Citations (5)
Number |
Date |
Country |
0021133 |
Jan 1981 |
EPX |
0420594 |
Apr 1991 |
EPX |
3916622 |
Nov 1989 |
DEX |
3815569 |
Dec 1989 |
DEX |
59-117236 |
Jul 1984 |
JPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
705609 |
May 1991 |
|