Claims
- 1. A method for fabricating a non-volatile memory cell, comprising the steps of:
- (a) providing a substrate having a crystalline silicon upper portion;
- (b) introducing a heavy dose of an n-type dopant approximately in predetermined locations of source/drain regions;
- (c) growing an oxide on said silicon upper portion while simultaneously activating said source/drain implants,
- said source/drain dopant introduction step and said oxidizing step defining lines of source/drain diffusions having moat areas therebetween;
- (d) introducing, activating, and diffusing dopants in said moat areas to provide, in said upper portion of said substrate directly beneath said gate oxide,
- both atoms of a p-type dopant species and atoms of an n-type dopant species,
- said p-type dopant species and said n-type dopant species having respective vertical concentration profiles such that the depth at which the concentration of said p-type dopant species declines to 50% less than its near-surface peak value is more than two times the depth at which the concentration of said n-type dopant species declines to 50% less than its near-surface peak value:
- (e) providing patterned floating gates and control gates overlying portions of said moat regions, plural ones of said control gates running across said moat regions and isolation regions to define floating gate transistors where said control gate crosses said moat regions, said floating gate portions at said transistor locations being insulated from said silicon moat region and also from said control gate:
- (f) wherein, prior to said step of introducing, activating, and diffusing dopants in said moat areas, said upper portions of said substrate already have a net dopant density n.sub.sub of at least 10.sup.16 cm.sup.-3 p-type.
- 2. The method of claim 1, wherein said net doping density n.sub.sub has a value within the range defined by ##EQU6## where L.sub.eff(periphery) is the effective channel length of the peripheral devices and L.sub.eff(array) is the effective channel length of the floating-gate devices.
- 3. The method of claim 1, wherein, in said step (d) of introducing dopants into said substrate directly beneath said gate oxide, said p-type dopant is boron and said n-type dopant is predominantly arsenic.
- 4. A method for fabricating a non-volatile memory cell, comprising the steps of:
- (a) providing a substrate having a crystalline silicon upper portion:
- (b) introducing a heavy dose of an n-type dopant approximately in predetermined locations of source/drain regions:
- (c) growing an oxide on said silicon upper portion while simultaneously activating said source/drain implants,
- said source/drain dopant introduction step and said oxidizing step defining lines of source/drain diffusions having moat areas therebetween:
- (d) introducing, activating, and diffusing dopants in said moat areas to provide, in said upper portion of said substrate directly beneath said gate oxide,
- both atoms of a p-type dopant species and atoms of an n-type dopant species,
- said p-type dopant species and said n-type dopant species having vertical concentration profiles such that
- the depth at which the concentration of said p-type dopant species declines to 50% less than its near-surface peak value is more than two times the depth at which the concentration of said n-type dopant species declines to 50% less than its near-surface peak value,
- and the depth at which the concentration of said p-type dopant species declines to 50% less than its near-surface peak value is less than the depth of said source/drain diffusions: and
- (e) providing patterned floating gates and control gates overlying portions of said moat regions, plural ones of said control gates running across said moat regions and isolation regions to define floating gate transistors where said control gate crosses said moat regions, said floating gate portions at said transistor locations being insulated from said silicon moat region and also from said control gate:
- (f) wherein, prior to said step of introducing, activating and diffusing dopants in said moat areas, said upper portions of said substrate already have a net dopant density n.sub.sub of at least 10.sup.16 cm.sup.-3 p-type.
- 5. The method of claim 4, wherein said net doping density n.sub.sub has a value within the range defined by ##EQU7## where L.sub.eff(periphery) is the effective channel length of the peripheral devices and L.sub.eff(array) is the effective channel length of the floating-gate devices.
- 6. The method of claim 4, wherein, in said step (d) of introducing dopants into said substrate directly beneath said gate oxide, said p-type dopant is boron and said n-type dopant is predominantly arsenic.
- 7. A method for fabricating a non-volatile memory cell, comprising the steps of:
- (a) providing a substrate having a crystalline silicon upper portion:
- (b) introducing an n-type dopant into said upper portion of said substrate approximately in predetermined locations of PMOS peripheral devices in a dosage sufficient to dope said predetermined locations of PMOS devices to a level which after subsequent steps will produce a concentration greater than 1E16 cm.sup.-3 n-type:
- (c) introducing a p-type dopant into said upper portion of said substrate approximately in predetermined locations of NMOS peripheral devices and also approximately in predetermined locations of floating-gate memory devices in a dosage sufficient to dope said predetermined locations of NMOS and floating-gate devices to a level which after subsequent steps will produce a concentration in the range of 8E15 to 3E16 cm.sup.-3 p-type:
- (d) providing device isolation regions separating multiple predetermined active device areas of said NMOS and PMOS peripheral devices:
- (e) introducing a heavy dose of an n-type dopant approximately in predetermined locations of source/drain regions of floating-gate devices:
- (f) forming an oxide over said locations of source/drain regions of said floating-gate devices while simultaneously activating said source/drain implants,
- said source/drain dopant introduction step and said oxidizing step defining lines of source/drain diffusions having moat areas therebetween:
- (g) introducing, activating, and diffusing dopants in said moat areas to provide, in said upper portion of said substrate directly beneath said gate oxide,
- both atoms of a p-type dopant species and atoms of an n-type dopant species,
- said p-type dopant species and said n-type dopant species having respective vertical concentration profiles such that the depth at which the concentration of said p-type dopant species declines to 50% less than its near-surface peak value is more than two times the depth at which the concentration of said n-type dopant species declines to 50% less than its near-surface peak value:
- (h) providing patterned floating gates and control gates overlying portions of said moat regions, plural ones of said control gates running across said moat regions and isolation regions to define floating gate transistors where said control gate crosses said moat regions, said floating gate portions at said transistor locations being insulated from said silicon moat region and also from said control gate; and
- (i) providing gates and source/drains to provide NMOS devices in said NMOS peripheral device areas and PMOS devices in said PMOS peripheral device areas: and
- (j) providing insulated metal lines making contact to said NMOS and PMOS peripheral devices to provide input and output circuits for said floating-gate transistors in said memory cell array.
- 8. The method of claim 7, wherein prior to said step of introducing, activating and diffusing dopants, said upper portions of said substrate have a net doping density n.sub.sub within the range defined by ##EQU8## where L.sub.eff(periphery) is the effective channel length of the peripheral devices and L.sub.eff(array) is the effective channel length of the floating-gate devices.
- 9. The method of claim 7, wherein, in said step (d), of introducing dopants into said substrate directly beneath said gate oxide, said p-type dopant is boron and said n-type dopant is predominantly arsenic.
- 10. A method for fabricating a non-volatile memory cell, comprising the steps of:
- (a) providing a substrate having a crystalline silicon upper portion:
- (b) introducing an n-type dopant into said upper portion of said substrate approximately in predetermined locations of PMOS peripheral devices in a dosage sufficient to dope said predetermined locations of PMOS devices to a level which after subsequent steps will produce a concentration greater than 1E16 cm.sup.-3 n-type:
- (c) introducing a p-type dopant into said upper portion of said substrate approximately in predetermined locations of NMOS peripheral devices and also approximately in predetermined locations of floating-gate memory devices in a dosage sufficient to dope said predetermined locations of NMOS and floating-gate devices to a level which after subsequent steps will produce a concentration in the range of 8E15 to 3E16 cm.sup.-3 p-type:
- (d) providing device isolation regions separating multiple predetermined active device areas of said NMOS and PMOS peripheral devices:
- (e) introducing a heavy dose of an n-type dopant approximately in predetermined locations of source/drain regions of floating-gate devices:
- (f) forming an oxide over said locations of source/drain regions of said floating-gate devices while simultaneously activating said source/drain implants,
- said source/drain dopant introduction step and said oxidizing step defining lines of source/drain diffusions having moat areas therebetween:
- (g) introducing, activating, and diffusing dopants in said moat areas to provide, in said upper portion of said substrate directly beneath said gate oxide,
- both atoms of a p-type dopant species and atoms of an n-type dopant species,
- said p-type dopant species and said n-type dopant species having respective vertical concentration profiles such that the depth at which the concentration of said p-type dopant species declines to 50% less than its near-surface peak value is more than two times the depth at which the concentration of said n-type dopant species declines to 50% less than its near-surface peak value,
- and the depth at which the concentration of said p-type dopant species declines to 50% less than its near-surface peak value is less than the depth of said source/drain diffusions:
- (h) providing patterned floating gates and control gates overlying portions of said moat regions, plural ones of said control gates running across said moat regions and isolation regions to define floating gate transistors where said control gate crosses said moat regions, said floating gate portions at said transistor locations being insulated from said silicon moat region and also from said control gate:
- (i) providing gates and source/drains to provide NMOS devices in said NMOS peripheral device areas and PMOS devices in said PMOS peripheral device areas: and
- (j) providing insulated metal lines making contact to said NMOS and PMOS peripheral devices to provide input and output circuits for said floating-gate transistors in said memory cell array.
- 11. The method of claim 10, wherein prior to said step of introducing, activating and diffusing dopants, said upper portions of said substrate have a net doping density n.sub.sub within the range defined by ##EQU9## where L.sub.eff(periphery) is the effective channel length of the peripheral devices and L.sub.eff(array) is the effective channel length of the floating-gate devices.
- 12. The method of claim 10, wherein, in said step (d), of introducing dopants into said substrate directly beneath said gate oxide, said p-type dopant is boron and said n-type dopant is predominantly arsenic.
Parent Case Info
This is a division, of application Ser. No. 06/889,454, filed Jul. 23, 1986, now U.S. Pat. No. 4,979,005.
US Referenced Citations (15)
Foreign Referenced Citations (11)
Number |
Date |
Country |
106079 |
Jul 1972 |
JPX |
0087368 |
Jul 1981 |
JPX |
0178561 |
Oct 1983 |
JPX |
0209164 |
Dec 1983 |
JPX |
0010780 |
Jan 1985 |
JPX |
0134504 |
Mar 1985 |
JPX |
0128668 |
Jul 1985 |
JPX |
0296756 |
Dec 1986 |
JPX |
0260065 |
Oct 1988 |
JPX |
0287065 |
Nov 1988 |
JPX |
0287066 |
Nov 1988 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Abbas et al., IBM Technical Disclosure Bulletin, vol. 17, #11, "Short Channel Field-Effect Transistor", Apr. 1975, p. 3263. |
Muller et al., IEEE Transactions on Electronic Dev., vol. ED. 29, #11, "Short Channel MOS Trans. in Ava-Mult. Regime", pp. 1778-1784, Nov. 1982. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
889454 |
Jul 1986 |
|