Flux-closed STRAM with electronically reflective insulative spacer

Information

  • Patent Grant
  • 9041083
  • Patent Number
    9,041,083
  • Date Filed
    Thursday, January 24, 2013
    11 years ago
  • Date Issued
    Tuesday, May 26, 2015
    9 years ago
Abstract
Flux-closed spin-transfer torque memory having a specular insulative spacer is disclosed. A flux-closed spin-transfer torque memory unit includes a multilayer free magnetic element including a first free magnetic layer anti-ferromagnetically coupled to a second free magnetic layer through an electrically insulating and electronically reflective layer. An electrically insulating and non-magnetic tunneling barrier layer separates the free magnetic element from a reference magnetic layer.
Description
BACKGROUND

Fast growth of the pervasive computing and handheld/communication industry generates exploding demand for high capacity nonvolatile solid-state data storage devices. It is believed that nonvolatile memories, especially flash memory, will replace DRAM to occupy the biggest share of memory market. However, flash memory has several drawbacks such as slow access speed (˜ms write and ˜50-100 ns read), limited endurance (˜103-104 programming cycles), and the integration difficulty in system-on-chip (SoC). Flash memory (NAND or NOR) also faces significant scaling problems at 32 nm node and beyond.


Magneto-resistive Random Access Memory (MRAM) is another promising candidate for future nonvolatile and universal memory. MRAM features non-volatility, fast writing/reading speed (<10 ns), almost unlimited programming endurance (>1015 cycles) and zero standby power. The basic component of MRAM is a magnetic tunneling junction (MTJ). Data storage is realized by switching the resistance of MTJ between a high-resistance state and a low-resistance state. MRAM switches the MTJ resistance by using a current induced magnetic field to switch the magnetization of MTJ. As the MTJ size shrinks, the switching magnetic field amplitude increases and the switching variation becomes severer. Hence, the incurred high power consumption limits the scaling of conventional MRAM.


Recently, a new write mechanism, which is based upon spin polarization current induced magnetization switching, was introduced to the MRAM design. This new MRAM design, called Spin-Transfer Torque RAM (STRAM), uses a (bidirectional) current through the MTJ to realize the resistance switching. Therefore, the switching mechanism of STRAM is constrained locally and STRAM is believed to have a better scaling property than the conventional MRAM.


However, a number of yield-limiting factors must be overcome before STRAM enters the production stage. One concern in traditional STRAM design is the thickness tradeoff between of the free layer of the STRAM cell. A thicker free layer improves the thermal stability and data retention but also increases the switching current requirement since it is proportional to the thickness of the free layer. Thus, the amount of current required to switch the STRAM cell between resistance data states is large.


BRIEF SUMMARY

The present disclosure relates to a flux-closed spin-transfer torque memory unit that includes a specular insulator spacer. The specular insulator spacer is also referred to as an electrically insulating and electronically reflective layer. The electrically insulating and electronically reflective layer reflects spin electrons back into the free layer to assist in switching the magnetization orientation of the free layer, thus reducing the switching current required for the spin-transfer torque memory unit.


In one particular embodiment, a flux-closed spin-transfer torque memory having a specular insulative spacer is disclosed. The flux-closed spin-transfer torque memory unit includes a multilayer free magnetic element including a first free magnetic layer anti-ferromagnetically coupled to a second free magnetic layer through an electrically insulating and electronically reflective layer. An electrically insulating and non-magnetic tunneling barrier layer separates the free magnetic element from a reference magnetic layer.


These and various other features and advantages will be apparent from a reading of the following detailed description.





BRIEF DESCRIPTION OF THE DRAWINGS

The disclosure may be more completely understood in consideration of the following detailed description of various embodiments of the disclosure in connection with the accompanying drawings, in which:



FIG. 1 is a cross-sectional schematic diagram of an illustrative magnetic tunneling junction (MTJ) in the low resistance state;



FIG. 2 is a cross-sectional schematic diagram of the illustrative MTJ in the high resistance state;



FIG. 3 is a schematic diagram of an illustrative flux-closed spin-transfer torque memory unit;



FIG. 4A is a schematic cross-sectional diagram of an illustrative non-uniform electrically insulating and electronically reflective layer;



FIG. 4B is a schematic cross-sectional diagram of another illustrative non-uniform electrically insulating and electronically reflective layer;



FIG. 5 is a schematic diagram of an illustrative flux-closed spin-transfer torque memory unit including a multilayer reference layer;



FIG. 6A is a schematic diagram of an illustrative flux-closed spin-transfer torque memory unit including a spacer layer;



FIG. 6B is a schematic diagram of an illustrative flux-closed spin-transfer torque memory unit including a spacer layer and a multilayer reference layer;



FIG. 7A is a schematic diagram of an illustrative flux-closed spin-transfer torque memory unit including a spacer layer and a second specular spacer layer; and



FIG. 7B is a schematic diagram of an illustrative flux-closed spin-transfer torque memory unit including a spacer layer, a multilayer reference layer, and a second specular spacer layer;





The figures are not necessarily to scale. Like numbers used in the figures refer to like components. However, it will be understood that the use of a number to refer to a component in a given figure is not intended to limit the component in another figure labeled with the same number.


DETAILED DESCRIPTION

In the following description, reference is made to the accompanying set of drawings that form a part hereof and in which are shown by way of illustration several specific embodiments. It is to be understood that other embodiments are contemplated and may be made without departing from the scope or spirit of the present disclosure. The following detailed description, therefore, is not to be taken in a limiting sense. The definitions provided herein are to facilitate understanding of certain terms used frequently herein and are not meant to limit the scope of the present disclosure.


Unless otherwise indicated, all numbers expressing feature sizes, amounts, and physical properties used in the specification and claims are to be understood as being modified in all instances by the term “about.” Accordingly, unless indicated to the contrary, the numerical parameters set forth in the foregoing specification and attached claims are approximations that can vary depending upon the desired properties sought to be obtained by those skilled in the art utilizing the teachings disclosed herein.


The recitation of numerical ranges by endpoints includes all numbers subsumed within that range (e.g. 1 to 5 includes 1, 1.5, 2, 2.75, 3, 3.80, 4, and 5) and any range within that range.


As used in this specification and the appended claims, the singular forms “a”, “an”, and “the” encompass embodiments having plural referents, unless the content clearly dictates otherwise. As used in this specification and the appended claims, the term “or” is generally employed in its sense including “and/or” unless the content clearly dictates otherwise.


The present disclosure relates to a flux-closed spin-transfer torque memory that includes a specular insulator spacer. The specular insulator spacer is also referred to as an electrically insulating and electronically reflective layer. The electrically insulating and electronically reflective layer reflects spin electrons back into the free layer to assist in switching the magnetization orientation of the free layer, thus reducing the switching current required for the spin-transfer torque memory unit. The flux-closed structure of the free layer element improves thermal stability and data retention of the memory unit. Also, magnetic interference with adjacent memory cells in a memory cell array is minimized due to the near zero moment of the free layer element. While the present disclosure is not so limited, an appreciation of various aspects of the disclosure will be gained through a discussion of the examples provided below.



FIG. 1 is a cross-sectional schematic diagram of an illustrative magnetic tunneling junction (MTJ) cell 10 in the low resistance state and FIG. 2 is a cross-sectional schematic diagram of the illustrative MTJ cell 10 in the high resistance state. The MTJ cell can be any useful memory cell that can switch between a high resistance state and a low resistance state. In many embodiments, the variable resistive memory cell described herein is a spin-transfer torque memory cell.


The MTJ cell 10 includes a ferromagnetic free layer 12 and a ferromagnetic reference (i.e., pinned) layer 14. The ferromagnetic free layer 12 and a ferromagnetic reference layer 14 are separated by an oxide barrier layer 13 or tunneling barrier. A first electrode 15 is in electrical contact with the ferromagnetic free layer 12 and a second electrode 16 is in electrical contact with the ferromagnetic reference layer 14. The ferromagnetic layers 12, 14 may be made of any useful ferromagnetic (FM) alloys such as, for example, Fe, Co, Ni and the insulating tunneling barrier layer 13 may be made of an electrically insulating material such as, for example an oxide material (e.g., Al2O3 or MgO). Other suitable materials may also be used.


The electrodes 15, 16 electrically connect the ferromagnetic layers 12, 14 to a control circuit providing read and write currents through the ferromagnetic layers 12, 14. The resistance across the MTJ cell 10 is determined by the relative orientation of the magnetization vectors or magnetization orientations of the ferromagnetic layers 12, 14. The magnetization direction of the ferromagnetic reference layer 14 is pinned in a predetermined direction while the magnetization direction of the ferromagnetic free layer 12 is free to rotate under the influence of a spin torque. Pinning of the ferromagnetic reference layer 14 may be achieved through, e.g., the use of exchange bias with an antiferromagnetically ordered material such as PtMn, IrMn and others.



FIG. 1 illustrates the MTJ cell 10 in the low resistance state where the magnetization orientation of the ferromagnetic free layer 12 is parallel and in the same direction of the magnetization orientation of the ferromagnetic reference layer 14. This is termed the low resistance state or “0” data state. FIG. 2 illustrates the MTJ cell 10 in the high resistance state where the magnetization orientation of the ferromagnetic free layer 12 is anti-parallel and in the opposite direction of the magnetization orientation of the ferromagnetic reference layer 14. This is termed the high resistance state or “1” data state.


Switching the resistance state and hence the data state of the MTJ cell 10 via spin-transfer occurs when a current, passing through a magnetic layer of the MTJ cell 10, becomes spin polarized and imparts a spin torque on the free layer 12 of the MTJ cell 10. When a sufficient spin torque is applied to the free layer 12, the magnetization orientation of the free layer 12 can be switched between two opposite directions and accordingly the MTJ cell 10 can be switched between the parallel state (i.e., low resistance state or “0” data state) and anti-parallel state (i.e., high resistance state or “1” data state) depending on the direction of the current.


The illustrative spin-transfer torque MTJ cell 10 may be used to construct a memory device that includes multiple variable resistive memory cells where a data bit is stored in magnetic tunnel junction cell by changing the relative magnetization state of the free magnetic layer 12 with respect to the pinned magnetic layer 14. The stored data bit can be read out by measuring the resistance of the cell which changes with the magnetization direction of the free layer relative to the pinned magnetic layer. In order for the spin-transfer torque MTJ cell 10 to have the characteristics of a non-volatile random access memory, the free layer exhibits thermal stability against random fluctuations so that the orientation of the free layer is changed only when it is controlled to make such a change. This thermal stability can be achieved via the magnetic anisotropy using different methods, e.g., varying the bit size, shape, and crystalline anisotropy. Additional anisotropy can be obtained through magnetic coupling to other magnetic layers either through exchange or magnetic fields. Generally, the anisotropy causes a soft and hard axis to form in thin magnetic layers. The hard and soft axes are defined by the magnitude of the external energy, usually in the form of a magnetic field, needed to fully rotate (saturate) the direction of the magnetization in that direction, with the hard axis requiring a higher saturation magnetic field.



FIG. 3 is a schematic diagram of an illustrative spin-transfer torque memory unit 20. The spin-transfer torque memory unit 20 includes a multilayer free magnetic element FL, a reference magnetic layer RL, and an electrically insulating and non-magnetic tunneling barrier layer TB separating the multilayer free magnetic element FL from the reference magnetic layer RL.


The multilayer free magnetic element FL includes a first free magnetic layer FL1 that is anti-ferromagnetically coupled to a second free magnetic layer FL2 through an electrically insulating and electronically reflective layer ER. The first free magnetic layer FL1 has a magnetization orientation that is in anti-parallel relation to the second free magnetic layer FL2 magnetization orientation. Thus, this dual junction free layer element is referred to as a “flux-closed” structure. The anti-ferromagnetically coupling can come from either interlayer coupling or static coupling. This flux-closed free magnetic element can thus, be easily switched by a spin polarized current. This flux-closed free magnetic element has a high thermal stability and a high data retention. In addition the net moment of the flux-closed free magnetic element is zero or near zero, thus no static field is applied on an adjacent cell and interference between cells is minimized.


The reference magnetic layer RL can be any useful ferromagnetic material with an acceptable spin polarization range of more than 0.5, as described above. The free magnetic layers FL1 and FL2 can be any ferromagnetic material with acceptable anisotropy, as described above. The first electrode layer E1 and the second electrode layer E2 provide a current of electrons that can switch the magnetization orientation of the multilayer free magnetic element FL between two opposite directions and accordingly the spin-transfer torque memory unit 20 can be switched between the parallel state (i.e., low resistance state or “0” data state) and anti-parallel state (i.e., high resistance state or “1” data state) depending on the direction of the current, as described above.


The electrically insulating and electronically reflective layer ER can be a thin oxide layer or nitride layer and formed of any useful electrically insulating and electronically reflective material such as, for example, MgO, CuO, TiO, AlO, TaO, or TaN, SiN. The thickness of the electrically insulating and electronically reflective layer ER can be in a range from 3 to 15 Angstroms, or from 5 to 15 Angstroms. The electrically insulating and electronically reflective layer ER has an area resistance from 1 to 10 ohmsμm2.


The electrically insulating and electronically reflective layer ER is able to reflect at least a portion of electrons back into the free magnetic layer FL1 and/or FL2 and allows at least a portion of the electrons to pass through the electrically insulating and electronically reflective layer ER. These reflected electrons are able to enhance the spin current efficiency, effectively reducing the amount of current that needs to be applied through the flux-closed spin-transfer torque memory unit 20 to switch the memory unit 20 between the parallel state (i.e., low resistance state or “0” data state) and anti-parallel state (i.e., high resistance state or “1” data state). Thus, since the electrically insulating and electronically reflective layer ER can reflect the spin electrons to increase the spin current efficiency, the switching current can be reduced significantly.


In some embodiments, the electrically insulating and electronically reflective layer ER can have a non-uniform thickness. The canted current resulting from this can further increase the spin efficiency to further reduce the switching current. The non-uniform electrically insulating and electronically reflective layer ER can also reduce the serial resistance to maintain the output signal.


In some embodiments, the electrically insulating and electronically reflective layer ER can have a non-uniform thickness. The canted current resulting from this can further increase the spin efficiency to further reduce the switching current. The non-uniform electrically insulating and electronically reflective layer ER can also reduce the serial resistance to maintain the output signal. While two embodiments of a non-uniform electrically insulating and electronically reflective layer ER are shown and described below, it is understood that any non-uniform electrically insulating and electronically reflective layer ER structure is within the scope of this disclosure.



FIG. 4A is a schematic cross-sectional diagram of an illustrative non-uniform electrically insulating and electronically reflective layer ER. In this illustrated embodiment of a electrically insulating and electronically reflective layer ER having a non-uniform thickness the electrically insulating and electronically reflective layer ER has opposing major surfaces S1 and S2 defining peaks and valleys and provide the electrically insulating and electronically reflective layer ER with a plurality of varying thicknesses T1, T2 and T3. Current travels through the opposing non-planar major surfaces S1 and S2 along a thickness direction of the electrically insulating and electronically reflective layer ER.



FIG. 4B is a schematic cross-sectional diagram of another illustrative non-uniform electrically insulating and electronically reflective layer ER. In this illustrated embodiment of a electrically insulating and electronically reflective layer ER having a non-uniform thickness the electrically insulating and electronically reflective layer ER has opposing planar major surfaces S1 and S2. The opposing planar major surfaces S1 and S2 define a continuous sloping electrically insulating and electronically reflective layer ER with a first thickness T1 and decreasing to a second thickness T2. Current travels through the opposing non-planar major surfaces S1 and S2 along a thickness direction of the electrically insulating and electronically reflective layer ER.



FIG. 5 is a schematic diagram of another illustrative flux-closed spin-transfer torque memory unit 30. This embodiment is similar to FIG. 3 with the addition of a synthetic anti-ferromagnetic element forming the reference layer RL. The spin-transfer torque memory unit 30 includes a multilayer free magnetic element FL, a reference magnetic layer RL, and an electrically insulating and non-magnetic tunneling barrier layer TB separating the multilayer free magnetic element FL from the reference magnetic layer RL.


The multilayer free magnetic element FL includes a first free magnetic layer FL1 that is anti-ferromagnetically coupled to a second free magnetic layer FL2 through an electronically electrically insulating and electronically reflective layer ER. The first free magnetic layer FL1 has a magnetization orientation that is in anti-parallel relation to the second free magnetic layer FL2 magnetization orientation. Thus, this dual junction free layer element is referred to as a “flux-closed” structure, as described above.


The illustrated reference magnetic layer RL is referred to as a synthetic anti-ferromagnetic element. The synthetic anti-ferromagnetic element includes a first ferromagnetic layer FM1 and a second ferromagnetic layer FM2 separated by an electrically conductive and non-magnetic spacer layer SP1. The electrically conductive and non-magnetic spacer layer SP1 is configured such that the first ferromagnetic layer FM1 and a second ferromagnetic layer FM2 are anti-ferromagnetically aligned and in many embodiments, the first ferromagnetic layer FM1 and a second ferromagnetic layer FM2 have anti-parallel magnetization orientations, one such orientation is illustrated. An anti-ferromagnetic layer AFM is adjacent to the second electrode layer E2. The anti-ferromagnetic layer AFM assists in pinning the magnetization orientations of the first ferromagnetic layer FM1 and a second ferromagnetic layer FM2.


There are a number of advantages of using a synthetic anti-ferromagnetic element in the disclosed spin-transfer torque memory units. Some advantages include that the static field of the free layer is reduced, the thermal stability of the reference layer is improved, and interlayer diffusion is reduced.


The first ferromagnetic layer FM1 can be any useful ferromagnetic material with an acceptable spin polarization range of more than 0.5, as described above. The second ferromagnetic layer FM2 can be any useful ferromagnetic material, as described above. The anti-ferromagnetic layer AFM pins the ferromagnetic layers through, e.g., the use of exchange bias with an antiferromagnetically ordered material such as PtMn, IrMn, and others. The electrically conductive and non-magnetic spacer layer SP1 can be formed of any useful electrically conductive and non-ferromagnetic material such as, for example, Ru, Pd, and the like.


The free magnetic layers FL1 and FL2 can be any ferromagnetic material with acceptable anisotropy, as described above. The first electrode layer E1 and the second electrode layer E2 provide a current of electrons that can switch the magnetization orientation of the multilayer free magnetic element FL between two opposite directions and accordingly the spin-transfer torque memory unit 30 can be switched between the parallel state (i.e., low resistance state or “0” data state) and anti-parallel state (i.e., high resistance state or “1” data state) depending on the direction of the current, as described above.


The electrically insulating and electronically reflective layer ER can be a thin oxide layer or nitride layer and formed of any useful electrically insulating and electronically reflective material such as, for example, MgO, CuO, TiO, AlO, TaO, or TaN, SiN. The thickness of the electrically insulating and electronically reflective layer ER can be in a range from 3 to 15 Angstroms, or from 5 to 15 Angstroms. The electrically insulating and electronically reflective layer ER has an area resistance from 1 to 10 ohmsμm2.


The electrically insulating and electronically reflective layer ER is able to reflect at least a portion of electrons back into the free magnetic layer FL1 and/or FL2 and allows at least a portion of the electrons to pass through the electrically insulating and electronically reflective layer ER. These reflected electrons are able to enhance the spin current efficiency, effectively reducing the amount of current that needs to be applied through the flux-closed spin-transfer torque memory unit 30 to switch the memory unit 30 between the parallel state (i.e., low resistance state or “0” data state) and anti-parallel state (i.e., high resistance state or “1” data state). Thus, since the electrically insulating and electronically reflective layer ER can reflect the spin electrons to increase the spin current efficiency, the switching current can be reduced significantly.


In some embodiments, the electrically insulating and electronically reflective layer ER can have a non-uniform thickness. The canted current resulting from this can further increase the spin efficiency to further reduce the switching current. The non-uniform electrically insulating and electronically reflective layer ER can also reduce the serial resistance to maintain the output signal.



FIG. 6A is a schematic diagram of another illustrative flux-closed spin-transfer torque memory unit 40. This embodiment is similar to FIG. 3 with the addition of an electrically conductive and non-magnetic spacer layer SP2 in the multilayer free magnetic element FL. The spin-transfer torque memory unit 40 includes a multilayer free magnetic element FL, a reference magnetic layer RL, and an electrically insulating and non-magnetic tunneling barrier layer TB separating the multilayer free magnetic element FL from the reference magnetic layer RL. A second electrode layer E2 is adjacent to the reference magnetic layer RL.


The multilayer free magnetic element FL includes a first free magnetic layer FL1 that is anti-ferromagnetically coupled to a second free magnetic layer FL2 through an electrically insulating and electronically reflective layer ER and an electrically conductive and non-magnetic spacer layer SP2. The electrically conductive and non-magnetic spacer layer SP2 separates the electrically insulating and electronically reflective layer ER and the second free magnetic layer FL2. However in other embodiments, the electrically conductive and non-magnetic spacer layer SP2 separates the electrically insulating and electronically reflective layer ER and the first free magnetic layer FL1. The first free magnetic layer FL1 has a magnetization orientation that is in anti-parallel relation to the second free magnetic layer FL2 magnetization orientation. Thus, this dual junction free layer element is referred to as a “flux-closed” structure, as described above.



FIG. 6B is a schematic diagram of another illustrative flux-closed spin-transfer torque memory unit 40. This embodiment is similar to FIG. 6A with the addition of a synthetic anti-ferromagnetic element forming the reference layer RL. The spin-transfer torque memory unit 40 includes a multilayer free magnetic element FL, a reference magnetic layer RL, and an electrically insulating and non-magnetic tunneling barrier layer TB separating the multilayer free magnetic element FL from the reference magnetic layer RL.


The illustrated reference magnetic layer RL is referred to as a synthetic anti-ferromagnetic element. The synthetic anti-ferromagnetic element includes a first ferromagnetic layer FM1 and a second ferromagnetic layer FM2 separated by an electrically conductive and non-magnetic spacer layer SP1. The electrically conductive and non-magnetic spacer layer SP1 is configured such that the first ferromagnetic layer FM1 and a second ferromagnetic layer FM2 are anti-ferromagnetically aligned and in many embodiments, the first ferromagnetic layer FM1 and a second ferromagnetic layer FM2 have anti-parallel magnetization orientations, as illustrated. An anti-ferromagnetic layer AFM is adjacent to the second electrode layer E2. The anti-ferromagnetic layer AFM assists in pinning the magnetization orientations of first ferromagnetic layer FM1 and second ferromagnetic layer FM2.


There are a number of advantages of using a synthetic anti-ferromagnetic element in the disclosed spin-transfer torque memory units. Some advantages include that the static field of the free layer is reduced, the thermal stability of the reference layer is improved, and interlayer diffusion is reduced.


First ferromagnetic layer FM1 and second ferromagnetic layer FM2 can be any useful ferromagnetic material with an acceptable spin polarization range of more than 0.5, as described above. The anti-ferromagnetic layer AFM pins the ferromagnetic layers through, e.g., the use of exchange bias with an antiferromagnetically ordered material such as PtMn, IrMn, and others. The electrically conductive and non-magnetic spacer layers SP1 and SP2 can be formed of any useful electrically conductive and non-ferromagnetic material such as, for example, Ru, Pd, and the like.


The free magnetic layers FL1 and FL2 can be any ferromagnetic material with acceptable anisotropy, as described above. The first electrode layer E1 and the second electrode layer E2 provide a current of electrons that can switch the magnetization orientation of the multilayer free magnetic element FL between two opposite directions and accordingly the spin-transfer torque memory unit 40 can be switched between the parallel state (i.e., low resistance state or “0” data state) and anti-parallel state (i.e., high resistance state or “1” data state) depending on the direction of the current, as described above.


The electrically insulating and electronically reflective layer ER can be a thin oxide layer or nitride layer and formed of any useful electrically insulating and electronically reflective material such as, for example, MgO, CuO, TiO, AlO, TaO, or TaN, SiN. The thickness of the electrically insulating and electronically reflective layer ER can be in a range from 3 to 15 Angstroms, or from 5 to 15 Angstroms. In many embodiments, the electrically insulating and electronically reflective layer ER has an area resistance from 1 to 10 ohmsμm2.


In some embodiments where the multilayer free magnetic element FL includes the electrically insulating and electronically reflective layer ER (having a thickness from 3-20 Angstroms) and the electrically conductive and non-magnetic spacer layer SP2 (having a thickness from 5-20 Angstroms), the electrically insulating and electronically reflective layer ER can have a larger area resistance such as, for example, from 5 to 50 ohmsμm2. Suitable electrically insulating and electronically reflective ER materials for these embodiments include, for example, CoFe—O, AlO, NiFeO, MgO, CoFeB—O, NiFe—O where the electrically conductive and non-magnetic spacer layer SP2 materials includes, for example, Cu, Au, Ag, Cr, Al, Ta, Ru, or W.


The electrically insulating and electronically reflective layer ER is able to reflect at least a portion of electrons back into the free magnetic layer FL1 and/or FL2 and allows at least a portion of the electrons to pass through the electrically insulating and electronically reflective layer ER. These reflected electrons are able to enhance the spin current efficiency, effectively reducing the amount of current that needs to be applied through the flux-closed spin-transfer torque memory unit 40 to switch the memory unit 40 between the parallel state (i.e., low resistance state or “0” data state) and anti-parallel state (i.e., high resistance state or “1” data state). Thus, since the electrically insulating and electronically reflective layer ER can reflect the spin electrons to increase the spin current efficiency, the switching current can be reduced significantly.


In some embodiments, the electrically insulating and electronically reflective layer ER can have a non-uniform thickness, as described above. The canted current resulting from this can further increase the spin efficiency to further reduce the switching current. The non-uniform electrically insulating and electronically reflective layer ER can also reduce the serial resistance to maintain the output signal.



FIG. 7A is a schematic diagram of another illustrative flux-closed spin-transfer torque memory unit 50. This embodiment is similar to FIG. 6A with the addition of an electronically electrically insulating and electronically reflective layer ER in the multilayer free magnetic element FL. The spin-transfer torque memory unit 50 includes a multilayer free magnetic element FL, a reference magnetic layer RL, and an electrically insulating and non-magnetic tunneling barrier layer TB separating the multilayer free magnetic element FL from the reference magnetic layer RL.


The multilayer free magnetic element FL includes a first free magnetic layer FL1 that is anti-ferromagnetically coupled to a second free magnetic layer FL2 through an electronically electrically insulating and electronically reflective layer ER and an electrically conductive, non-magnetic spacer layer SP2 and a second electronically electrically insulating and electronically reflective layer ER2. The electrically conductive and non-magnetic spacer layer SP2 separates the electronically electrically insulating and electronically reflective layer ER and the second electronically electrically insulating and electronically reflective layer ER2. The first free magnetic layer FL1 has a magnetization orientation that is in anti-parallel relation to the second free magnetic layer FL2 magnetization orientation. Thus, this dual junction free layer element is referred to as a “flux-closed” structure, as described above.



FIG. 7B is a schematic diagram of another illustrative flux-closed spin-transfer torque memory unit 50. This embodiment is similar to FIG. 7A with the addition of a synthetic anti-ferromagnetic element forming the reference layer RL. The spin-transfer torque memory unit 40 includes a multilayer free magnetic element FL, a reference magnetic layer RL, and an electrically insulating and non-magnetic tunneling barrier layer TB separating the multilayer free magnetic element FL from the reference magnetic layer RL.


The illustrated reference magnetic layer RL is referred to as a synthetic anti-ferromagnetic element. The synthetic anti-ferromagnetic element includes a first ferromagnetic layer FM1 and a second ferromagnetic layer FM2 separated by an electrically conductive and non-magnetic spacer layer SP1. The electrically conductive and non-magnetic spacer layer SP1 is configured such that the first ferromagnetic layer FM1 and a second ferromagnetic layer FM2 are anti-ferromagnetically aligned and in many embodiments, the first ferromagnetic layer FM1 and a second ferromagnetic layer FM2 have anti-parallel magnetization orientations, as illustrated. An anti-ferromagnetic layer AFM is adjacent to the second electrode layer E2. The anti-ferromagnetic layer AFM assist in pinning the magnetization orientations of the first ferromagnetic layer FM1 and a second ferromagnetic layer FM2.


There are a number of advantages of using a synthetic anti-ferromagnetic element in the disclosed spin-transfer torque memory units. Some advantages include that the static field of the free layer is reduced, the thermal stability of the reference layer is improved, and interlayer diffusion is reduced.


The first ferromagnetic layer FM1 and a second ferromagnetic layer FM2 can be any useful ferromagnetic material with an acceptable spin polarization range of more than 0.5, as described above. The anti-ferromagnetic layer AFM pins the ferromagnetic layers through, e.g., the use of exchange bias with an antiferromagnetically ordered material such as PtMn, IrMn, and others. The electrically conductive and non-magnetic spacer layers SP1 and SP2 can be formed of any useful electrically conductive and non-ferromagnetic material such as, for example, Ru, Pd, and the like.


The free magnetic layers FL1 and FL2 can be any ferromagnetic material with acceptable anisotropy, as described above. The first electrode layer E1 and the second electrode layer E2 provide a current of electrons that can switch the magnetization orientation of the multilayer free magnetic element FL between two opposite directions and accordingly the spin-transfer torque memory unit 50 can be switched between the parallel state (i.e., low resistance state or “0” data state) and anti-parallel state (i.e., high resistance state or “1” data state) depending on the direction of the current, as described above.


The electrically insulating and electronically reflective layer ER and/or ER2 can independently be a thin oxide layer or nitride layer and formed of any useful electrically insulating and electronically reflective material such as, for example, MgO, CuO, TiO, AlO, TaO, TaN, or SiN. The thickness of the electrically insulating and electronically reflective layer ER and/or ER2 can be in a range from 3 to 15 Angstroms, or from 5 to 15 Angstroms. In many embodiments, the electrically insulating and electronically reflective layer ER and/or ER2 has an area resistance from 1 to 10 ohmsμm2.


In some embodiments where the multilayer free magnetic element FL includes two electrically insulating and electronically reflective layers ER and ER2 (each having a thickness from 3-20 Angstroms) separated by the electrically conductive and non-magnetic spacer layer SP2 (having a thickness from 5-20 Angstroms), the electrically insulating and electronically reflective layers ER and ER2 can have a larger area resistance such as, for example, from 5 to 50 ohmsμm2. Suitable electrically insulating and electronically reflective ER and ER2 materials for these embodiments include, for example, CoFe—O, AlO, NiFeO, MgO, CoFeB—O, NiFe—O where the electrically conductive and non-magnetic spacer layer SP2 materials includes, for example, Cu, Au, Ag, Cr, Al, Ta, Ru, or W.


The electrically insulating and electronically reflective layers ER and ER2 are able to reflect at least a portion of electrons back into the free magnetic layer FL1 and/or FL2 and allows at least a portion of the electrons to pass through the electrically insulating and electronically reflective layer ER and ER2. These reflected electrons are able to enhance the spin current efficiency, effectively reducing the amount of current that needs to be applied through the flux-closed spin-transfer torque memory unit 50 to switch the memory unit 50 between the parallel state (i.e., low resistance state or “0” data state) and anti-parallel state (i.e., high resistance state or “1” data state). Thus, since the electrically insulating and electronically reflective layers ER and ER2 can reflect the spin electrons to increase the spin current efficiency, the switching current can be reduced significantly.


In some embodiments, the one or both of the electrically insulating and electronically reflective layers ER and ER2 can have a non-uniform thickness, as described above. The canted current resulting from this can further increase the spin efficiency to further reduce the switching current. The non-uniform electrically insulating and electronically reflective layer ER and/or ER2 can also reduce the serial resistance to maintain the output signal.


In some embodiments, the flux-closed spin-transfer torque memory units described above can include a material layer that scatters spin electrons instead of reflecting spin electrons. This spin electron scatter layer can be in addition to or replace the electrically insulating and electronically reflective layer, described above. The spin electron scatter layer can be formed of an electrically conductive metal such as, for example, Ru, Pd, Ta, Pt, Al, and the like. The thickness of this layer can be in a range from 10 to 50 Angstroms.


Thus, embodiments of the FLUX-CLOSED STRAM WITH ELECTRONICALLY REFLECTIVE INSULATIVE SPACER are disclosed. The implementations described above and other implementations are within the scope of the following claims. One skilled in the art will appreciate that the present disclosure can be practiced with embodiments other than those disclosed. The disclosed embodiments are presented for purposes of illustration and not limitation, and the present invention is limited only by the claims that follow.

Claims
  • 1. A memory unit, comprising: a multilayer free magnetic element comprising a first free magnetic layer anti-ferromagnetically coupled to a second free magnetic layer and separated by a specular insulator layer, the specular insulator layer being electrically insulating and electronically reflective and configured to reflect electrons into the first free magnetic layer or second free magnetic layer to assist in switching a magnetization orientation of the first free magnetic layer and second free magnetic layer;a reference magnetic layer; andan electrically insulating and non-magnetic tunneling barrier layer separating the free magnetic element from the reference magnetic layer.
  • 2. A memory unit according to claim 1, wherein the electrically specular insulator layer has a non-uniform thickness.
  • 3. A memory unit according to claim 1, wherein the specular insulator layer has a thickness value in a range from 3 to 15 Angstroms.
  • 4. A memory unit according to claim 1, wherein the specular insulator layer comprises MgO, CuO, TiO, AlO, TaO, TaN, or SiN.
  • 5. A memory unit according to claim 1, wherein the specular insulator layer has an area resistance from 1 to 10 ohmsμm2.
  • 6. A memory unit according to claim 1, wherein the reference magnetic layer comprises a synthetic anti-ferromagnetic element.
  • 7. A memory unit, comprising: a multilayer free magnetic element comprising a first free magnetic layer anti-ferromagnetically coupled to a second free magnetic layer and separated by a specular insulator layer and an electrically conductive non-magnetic layer, the specular insulator layer being electrically insulating and electronically reflective and configured to reflect electrons into the first free magnetic layer or second free magnetic layer to assist in switching a magnetization orientation of the first free magnetic layer and second free magnetic layer;a reference magnetic layer; andan electrically insulating and non-magnetic tunneling barrier layer separating the free magnetic element from the reference magnetic layer.
  • 8. A memory unit according to claim 7, wherein the electrically specular insulator layer has a non-uniform thickness.
  • 9. A memory unit according to claim 7, wherein the specular insulator layer has a thickness value in a range from 3 to 15 Angstroms.
  • 10. A memory unit according to claim 7, wherein the specular insulator layer comprises MgO, CuO, TiO, AlO, TaO, TaN, or SiN.
  • 11. A memory unit according to claim 7, wherein the specular insulator layer has an area resistance from 1 to 10 ohmsμm2.
  • 12. A memory unit according to claim 7, wherein the reference magnetic layer comprises a synthetic anti-ferromagnetic element.
  • 13. A memory unit according to claim 7, wherein the electrically conductive non-magnetic layer has a thickness value in a range from 5 to 20 Angstroms.
  • 14. A memory unit according to claim 7, wherein the electrically conductive non-magnetic layer comprises Ta, Cu, Ru, or Au.
  • 15. A memory unit, comprising: a multilayer free magnetic element comprising a first free magnetic layer anti-ferromagnetically coupled to a second free magnetic layer and separated by a first specular insulator layer, an electrically conductive non-magnetic layer, and a second specular insulator layer, the electrically conductive non-magnetic layer separating the first specular insulator layer from the second specular insulator layer, the first and second specular insulator layers are electrically insulating and electronically reflective and configured to reflect electrons into the first free magnetic layer or second free magnetic layer to assist in switching a magnetization orientation of the first free magnetic layer and second free magnetic layer;a reference magnetic layer; andan electrically insulating and non-magnetic tunneling barrier layer separating the free magnetic element from the reference magnetic layer.
  • 16. A memory unit according to claim 15, wherein the first or second specular insulator layers have a non-uniform thickness.
  • 17. A memory unit according to claim 15, wherein the first and second specular insulator layers have a thickness value in a range from 3 to 15 Angstroms.
  • 18. A spin memory unit according to claim 15, wherein the reference magnetic layer comprises a synthetic anti-ferromagnetic element.
  • 19. A memory unit according to claim 15, wherein the electrically conductive non-magnetic layer has a thickness value in a range from 5 to 20 Angstroms.
  • 20. A memory unit according to claim 15, wherein the electrically conductive non-magnetic layer comprises Ta, Cu, Ru, or Au.
CROSS-REFERENCE TO RELATED APPLICATIONS

This application is a continuation application of U.S. patent application Ser. No. 13/115,265, filed May 25, 2011, issued as U.S. Pat. No. 8,362,534 on Jan. 29, 2013, which is a continuation of U.S. patent application Ser. No. 12/239,884, filed on Sep. 29, 2008, issued as U.S. Pat. No. 7,985,994 on Jul. 26, 2011, which are hereby incorporated by reference in their entirety.

US Referenced Citations (222)
Number Name Date Kind
4733371 Terada Mar 1988 A
5191223 Munekata Mar 1993 A
5646419 McCaldin Jul 1997 A
5673225 Jeong Sep 1997 A
5761115 Kozocki Jun 1998 A
5920446 Gill Jul 1999 A
5982670 Yamashita Nov 1999 A
6072718 Abraham Jun 2000 A
6178136 Lin Jan 2001 B1
6226197 Nishimura May 2001 B1
6252796 Lenssen Jun 2001 B1
6381106 Pinarbasi Apr 2002 B1
6469926 Chen Oct 2002 B1
6473279 Smith Oct 2002 B2
6532164 Redon Mar 2003 B2
6542000 Black Apr 2003 B1
6569745 Hsu May 2003 B2
6584016 Park Jun 2003 B2
6602677 Wood et al. Aug 2003 B1
6633498 Engel Oct 2003 B1
6643168 Okazawa Nov 2003 B2
6643830 Watanbe Nov 2003 B1
6700753 Singleton Mar 2004 B2
6703645 Ohno Mar 2004 B2
6711051 Poplevine Mar 2004 B1
6711067 Kablanian Mar 2004 B1
6714444 Huai Mar 2004 B2
6741492 Nii May 2004 B2
6744086 Daughton Jun 2004 B2
6759263 Ying et al. Jul 2004 B2
6765819 Bhattacharyya Jul 2004 B1
6774391 Cowburn Aug 2004 B1
6781801 Heinonen Aug 2004 B2
6781867 Kurth Aug 2004 B2
6781871 Park Aug 2004 B2
6801415 Slaughter et al. Oct 2004 B2
6809909 Hou Oct 2004 B2
6818961 Rizzo Nov 2004 B1
6829161 Huai Dec 2004 B2
6831312 Slaughter Dec 2004 B2
6834005 Parkin Dec 2004 B1
6835423 Chen Dec 2004 B2
6838740 Huai Jan 2005 B2
6842368 Hayakawa Jan 2005 B2
6845038 Shukh Jan 2005 B1
6847547 Albert Jan 2005 B2
6850433 Sharma Feb 2005 B2
6864551 Tsang Mar 2005 B2
6888709 Princinsky et al. May 2005 B2
6888742 Nguyen May 2005 B1
6909633 Tsang Jun 2005 B2
6914807 Nakamura Jul 2005 B2
6920063 Huai Jul 2005 B2
6930910 Oh Aug 2005 B2
6933155 Albert Aug 2005 B2
6943040 Min Sep 2005 B2
6958927 Nguyen Oct 2005 B1
6963500 Tsang Nov 2005 B2
6965522 Lung Nov 2005 B2
6967863 Huai Nov 2005 B2
6979586 Guo Dec 2005 B2
6985378 Kozicki Jan 2006 B2
6985385 Nguyen Jan 2006 B2
6992359 Nguyen Jan 2006 B2
6998150 Li Feb 2006 B2
7009877 Huai Mar 2006 B1
7020024 Sim Mar 2006 B2
7057921 Valet Jun 2006 B2
7067330 Min Jun 2006 B2
7067866 Shi Jun 2006 B2
7088609 Valet Aug 2006 B2
7088624 Daniel Aug 2006 B2
7092279 Sheppard Aug 2006 B1
7093347 Nowak Aug 2006 B2
7098494 Pakala Aug 2006 B2
7098495 Sun Aug 2006 B2
7099186 Braun Aug 2006 B1
7105372 Min Sep 2006 B2
7110284 Hayakawa Sep 2006 B2
7110287 Huai Sep 2006 B2
7126202 Huai Oct 2006 B2
7138648 Kneissel Nov 2006 B2
7161829 Huai Jan 2007 B2
7187577 Wang Mar 2007 B1
7189435 Tuominen Mar 2007 B2
7190611 Nguyen Mar 2007 B2
7193823 Kim Mar 2007 B2
7196882 Deak Mar 2007 B2
7224601 Pancula May 2007 B2
7230265 Kaiser Jun 2007 B2
7230845 Wang Jun 2007 B1
7233039 Huai Jun 2007 B2
7236336 Gill Jun 2007 B2
7241631 Huai Jul 2007 B2
7241632 Vang Jul 2007 B2
7242045 Nguyen Jul 2007 B2
7242048 Huai Jul 2007 B2
7245462 Huai Jul 2007 B2
7272034 Chen Sep 2007 B1
7272035 Chen Sep 2007 B1
7274057 Worledge Sep 2007 B2
7282755 Pakala Oct 2007 B2
7285836 Ju Oct 2007 B2
7286395 Chen Oct 2007 B2
7289356 Diao Oct 2007 B2
7345912 Luo Mar 2008 B2
7369427 Diao May 2008 B2
7379327 Chen May 2008 B2
7385842 Deak Jun 2008 B2
7403418 Lin Jul 2008 B2
7408806 Park Aug 2008 B2
7411765 Childress Aug 2008 B2
7411815 Gogl Aug 2008 B2
7430135 Hua Sep 2008 B2
7436632 Li Oct 2008 B2
7477491 Li Jan 2009 B2
7480173 Guo Jan 2009 B2
7485503 Brask Feb 2009 B2
7486551 Li Feb 2009 B1
7486552 Apalkov Feb 2009 B2
7489541 Pakala Feb 2009 B2
7495867 Sbiaa Feb 2009 B2
7502249 Ding Mar 2009 B1
7515457 Chen Apr 2009 B2
7518835 Huai Apr 2009 B2
7531830 Kaiser May 2009 B2
7539047 Katti May 2009 B2
7572645 Sun Aug 2009 B2
7573736 Wang Aug 2009 B2
7576956 Huai Aug 2009 B2
7728622 Chua-Eoan et al. Jun 2010 B2
7782661 Yang Aug 2010 B2
7881095 Lu Feb 2011 B2
7881098 Xi Feb 2011 B2
7935435 Gao May 2011 B2
8058697 Guo Nov 2011 B2
8169810 Zhu May 2012 B2
20020054462 Sun May 2002 A1
20030011945 Yuasa Jan 2003 A1
20030137864 Holden Jul 2003 A1
20040008537 Sharma Jan 2004 A1
20040084702 Jeong May 2004 A1
20040090809 Tran May 2004 A1
20040170055 Albert Sep 2004 A1
20040179311 Li Sep 2004 A1
20040197579 Chen Oct 2004 A1
20050048674 Shi Mar 2005 A1
20050068684 Gill Mar 2005 A1
20050139883 Sharma Jun 2005 A1
20050150535 Samavedam Jul 2005 A1
20050150537 Ghoshal Jul 2005 A1
20050184839 Nguyen Aug 2005 A1
20050185459 Fukuzumi Aug 2005 A1
20050237787 Huai Oct 2005 A1
20050254286 Valet Nov 2005 A1
20050254287 Valet Nov 2005 A1
20050269612 Torok Dec 2005 A1
20050275003 Shinmura Dec 2005 A1
20050282379 Saito Dec 2005 A1
20060049472 Diao Mar 2006 A1
20060060832 Symanczyk Mar 2006 A1
20060061919 Li Mar 2006 A1
20060083047 Fujita Apr 2006 A1
20060141640 Huai et al. Jun 2006 A1
20060171199 Ju Aug 2006 A1
20060202244 Ju Sep 2006 A1
20060233017 Hosotami Oct 2006 A1
20060245117 Nowak Nov 2006 A1
20070004421 Chambers et al. Jan 2007 A1
20070007609 Saito Jan 2007 A1
20070008661 Min Jan 2007 A1
20070025164 Kim Feb 2007 A1
20070029630 Seyyedy Feb 2007 A1
20070035890 Sbiaa Feb 2007 A1
20070047294 Panchula Mar 2007 A1
20070054450 Hong Mar 2007 A1
20070063237 Huai Mar 2007 A1
20070064352 Gill Mar 2007 A1
20070069314 Wilson Mar 2007 A1
20070096229 Yoshikawa May 2007 A1
20070097730 Chen May 2007 A1
20070120210 Yuan May 2007 A1
20070132049 Stipe Jun 2007 A1
20070164380 Min Jul 2007 A1
20070171694 Huai Jul 2007 A1
20070230233 Takahashi Oct 2007 A1
20070241392 Lin Oct 2007 A1
20070246787 Wang Oct 2007 A1
20070297220 Yoshikawa Dec 2007 A1
20080026253 Yuasa Jan 2008 A1
20080061388 Diao Mar 2008 A1
20080118778 Akimoto et al. May 2008 A1
20080130354 Ho Jun 2008 A1
20080179699 Horng Jul 2008 A1
20080191251 Ranjan Aug 2008 A1
20080258247 Mancoff Oct 2008 A1
20080259675 Worledge Oct 2008 A1
20080265347 Iwayama Oct 2008 A1
20080273380 Diao Nov 2008 A1
20080277703 Iwayama Nov 2008 A1
20080291721 Apalkov Nov 2008 A1
20080310213 Chen Dec 2008 A1
20080310219 Chen Dec 2008 A1
20090027810 Horng Jan 2009 A1
20090040855 Luo Feb 2009 A1
20090050991 Nagai Feb 2009 A1
20090073756 Yang Mar 2009 A1
20090185410 Huai Jul 2009 A1
20090218645 Ranjan Sep 2009 A1
20090251956 Hwang Oct 2009 A1
20090257154 Carey Oct 2009 A1
20090296454 Honda Dec 2009 A1
20090302403 Nguyen Dec 2009 A1
20100034009 Lu Feb 2010 A1
20100078741 Zheng Apr 2010 A1
20100078743 Zheng Apr 2010 A1
20100090261 Zheng Apr 2010 A1
20100118600 Nagasi May 2010 A1
20100176471 Zhu Jul 2010 A1
20100177558 Sakimura Jul 2010 A1
20110001203 Chen Jan 2011 A1
20110147816 Nikonov Jun 2011 A1
Foreign Referenced Citations (4)
Number Date Country
2 422 735 Aug 2006 GB
2003229544 Aug 2003 JP
2007157840 Jun 2007 JP
WO 2008100868 Aug 2008 WO
Non-Patent Literature Citations (54)
Entry
Zheng et al., Low Switching Current Flux-Closed Magnetoresistive Random Access Memory, Journal of Applied Physics, May 15, 2003.
Egelhoff et al., Oxygen as a Surfactant in the Growth of Giant Magnetoresistance Spin Valves, Journal of Applied Physics 82 (12), Dec. 15, 1997.
Slonczewski, Current-Driven Excitation of Magnetic Multilayers, Journal of Magnetism and Magnetic Materials 159 (1996) L1-L7.
Sun, Current-Driven Magnetic Switching in Manganite Trilayer Junctions, Journal of Magnetism and Magnetic Materials 202 (1999) 157-162.
Li et al., Role of Oxygen Exposure in Different Positions in the Synthetic Spin Valves, Journal of Applied Physics, vol. 93, No. 10, May 15, 2003.
U.S. Appl. No. 12/239,887, filed Sep. 29, 2008; Inventor: Zheng, Our Ref: 1011.14596.00.
U.S. Appl. No. 12/239,882, filed Sep. 29, 2008, Inventor: Zheng, Our Ref: 1011.14597.00.
Search Report and Written Opinion dated Mar. 22, 2010.
Baek et al., Tech. Dig. IEDM (2004) 587.
Berger, Emission of Spin Waves by Magnetic Multilayer Traversed by a Current, Physic. Review B 54, 9353 (1996).
Black et al., Programmable Logic Using Giant Magnetoresistance and Spin-Dependent Tunneling Devices (Invited), J. Appl. Phys. 87, 6674 (2000).
Chu et al., Fabrication of Ideally Ordered Nanoporous Alumina Films and Integrated Alumina Nanotubule Arrays by High-Field Anodization, Adv. Mater. 2005, 17, 2115-2119.
Cowburn et al., Room Temperature Magnetic Quantum Cellular Automata, Science 287, 1466 (2000).
de Groot et al., New Class of Materials: Half-Metallic Ferromagnets, Physics Review Letters, 50, 2024 (1983).
Emley, N. C., et al., Reduction of Spin Transfer by Synthetic Antiferromagnets, Applied Physics Letters, May 24, 2004, pp. 4257-4259, vol. 84, No. 21.
Folk et al., A Gate-Controlled Bidirectional Spin Filter Using Quantum Coherence, Science, vol. 299, Jan. 31, 2003, pp. 679-682.
Hayakawa et al., Current-Induced Magnetization Switching in MgO Barrier Based Magnetic Tunnel Junctions with CoFeB/Ru/CoFeB Synthetic Ferrimagnetic Free layer, Japanese Journal of Applied Physics, vol. 45, No. 40, 2006, pp. L1057-L1060.
Huczko, Template-Based Synthesis of Nanomaterials, Appl. Phys. A 70, 365-376 (2000).
Kawahara et al., 2Mb Spin-Transfer Torque RAM (SPRAM) with Bit-by-Bit Bidirectional Current Write and Parallelizing-Direction Current Read, ISSCC 2007, Section 26, Non-Volatile Memories/26.5.
Korenivski, et al., Thermally Activiated Switching in Spin-Flop Tunnel Junctions, Applied Physics Letters 86, 252506 (2005).
Macak et al., High-Aspect-Ratio TiO2, Nanotubes by Anodization of Titanium, Angew. Chem. Int. Ed. 2005, 44, 2100-2102.
Masuda and Kenji Fukuda, Science, 268, 1466 91995).
Masuda et al., Ordered Metal Nanohole Arrays Made by a Two-Step Replication of Honeycomb Structures of Anodic Alumina, Science, Ol. 268, Jun. 9, 1995.
Meng et al., A Spintronics Full Adder for Magnetic CPU, IEEE Elec. Dev. Lett. 26, 360 (2005).
Meng et al., Spin Transfer in Nanomagnetic Devices with Perpendicular Anistropy, Applied Physics Letters 88, 172506 (2006).
Miura et al., A Novel SPRAM (Spin Transfer Torque RAM) with a Synthetic Ferrimagnetic Free Layer. . . , VLSI Symposium on VLSI Tech. Digest of Technical Papers (2007).
Ney et al., Programmable Computing with a Single Magnetoresistance Element, Nature 425, 485 (2003).
PCT Search Report and Written Opinion dated Oct. 4, 2010, Our Ref: 15010WO00.
PCT Search Report and Written Opinion dated Mar. 10, 2010, Our Ref: 13835WO00.
Prejbeanu et al., Thermally Assisted MRAM, J. Phys. Condens. Matter 19 (2007) 165218 (23 pp).
Seki et al., Spin-Polarized Current-Induced Magnetization Reversal in Perpendicularly Magnetized L1o-FePt Layers, Applied Physics Letters 88, 172504 (2006).
Sharrock, Time Dependence of Switching Fields in Magnetic Recording Media (Invited), J. Appl. Phys. 76 (10), Nov. 15, 1994.
Thurn-Albrecht et al., Science, 290, 2126 (2000).
U.S. Appl. No. 12/416,976, filed Apr. 2, 2009, Inventor: Zheng, Our Ref: 14630.
U.S. Appl. No. 12/106,382, filed Apr. 21, 2008, Inventors: Xi et al.
U.S. Appl. No. 12/125,975, filed May 23, 2008, Inventor: Xi, Our Ref: 13866.00.
U.S. Appl. No. 12/126,014, filed May 23, 2008, Inventor: Xiaohua Lou, Our Ref: 14204.00.
U.S. Appl. No. 12/170,519, filed Jul. 10, 2008, Inventors: Xi et al.
U.S. Appl. No. 12/175,545, filed Jul. 18, 2008, Inventor: Lou.
U.S. Appl. No. 12/258,476, filed Oct. 27, 2008, Inventor: Lou.
U.S. Appl. No. 12/258,491, filed Oct. 27, 2008, Inventor: Lou.
U.S. Appl. No. 12/258,492, filed Oct. 27, 2008, Inventor: Lou.
U.S. Appl. No. 12/269,507, filed Nov. 12, 2008, Inventor: Tian.
U.S. Appl. No. 12/269,514, filed Nov. 12, 2008, Inventor: Venkatasamy.
U.S. Appl. No. 12/269,537, filed Nov. 12, 2008, Inventor: Tang et al.
U.S. Appl. No. 12/396,905, filed Mar. 3, 2009, Inventor: Gao, Our Ref: 14689.
U.S. Appl. No. 12/398,214, filed Mar. 5, 2009, Inventor: Wang et al.
U.S. Appl. No. 12/425,457, filed Apr. 17, 2009, Inventor: Gao (14787).
Vurgaftman et al., Spin-Polarizing Properties of the InAs/(AlSb)/GaMnSb/(AlSb/InAs Ferromagnetic Resonant Interband Tunneling Diode, Physical Review B 67, 12509 (2003).
Wendt et al., Electronic and Vibrational Properties of Ultrathin SiO2 Films Grown on Mo(112), 2005, Phys. Rev. vol. B72, pp. 1150409-1-115409.0.
Yan et al., Magnesium Oxide as a Candidate High-k Gate Dielelectric, 2006, Applied Physics Lett. vol. 88, pp. 142901-1-142901-3.
Yen et al., Reduction in Critical Current Density for Spin Torque Transfer Switching with Composite Free Layer, Applied Physics Letters 93, 092504 (2008).
Zheng et al., Magnetic Random Access Memory (MRAM), Journal of Nanoscience and Nanotechnology, vol. 7, 117-137 (2007).
Zhuang et al., Tech Dig. IEDM (2002) 193.
Related Publications (1)
Number Date Country
20130140659 A1 Jun 2013 US
Continuations (2)
Number Date Country
Parent 13115265 May 2011 US
Child 13748815 US
Parent 12239884 Sep 2008 US
Child 13115265 US