Claims
- 1. A method of producing and using a layout of isolation on a semiconductor substrate, the method comprising the steps of:
- a) providing a layout of an active semiconductor area;
- b) providing a layout of a conductor extending from within said active semiconductor area to a location on the substrate outside said active semiconductor area;
- c) deriving a layout of an isolation ring from said layout of said active semiconductor area, said isolation ring surrounding said active semiconductor area, said isolation ring having an outside edge;
- d) deriving a layout of an isolation path from said layout of said conductor, said isolation path layout including said conductor layout where said conductor extends outside said isolation ring;
- e) deriving a layout of inactive semiconductor area from said layouts of said active semiconductor area, said isolation ring, and said isolation path, said inactive semiconductor area bordering said outside edge and said isolation path; and
- f) using said layout of isolation to provide trench isolation in said semiconductor substrate for said isolation ring and said isolation path in the same processing step.
- 2. A method of fabricating a semiconductor structure on a semiconductor substrate comprising the steps of:
- a) forming isolation comprising a ring of isolation and a path of isolation in the same processing step, said ring of isolation having an inside edge and an outside edge, said inside edge defining an active semiconductor area, said path of isolation having a path edge, said outside edge and said path edge defining an inactive semiconductor area; and
- b) forming a first level conductor extending from said active semiconductor area to a location on the substrate outside said outside edge, said conductor having a conductor edge, said path of isolation underlying said conductor where said conductor extends outside said outside edge;
- said ring of isolation for isolating said active semiconductor area, said path of isolation for isolating said conductor from said inactive semiconductor area.
- 3. A method as recited in claim 2, said isolation forming step forming trench isolation.
- 4. A method as recited in claim 2, said isolation path edge having a pattern derived from said conductor edge.
- 5. A method as recited in claim 1, wherein in said deriving step (c) deriving said layout of said outside edge of said isolation ring from said layout of said active semiconductor area by shifting said outside edge of said active semiconductor area outward at each point by a fixed dimension.
- 6. A method as recited in claim 5, wherein said fixed dimension is less than 10 micrometers.
- 7. A method as recited in claim 6, wherein said fixed dimension is less than five times a minimum dimension of a photolithographic technology used in the process of fabricating the semiconductor structure.
- 8. A method as recited in claim 1, wherein said conductor has an outside edge, in said deriving step (d) deriving said layout of said isolation path from said layout of said conductor by shifting said outside edge of said conductor outward at each point by a fixed dimension.
- 9. A method as recited in claim 8, wherein said fixed dimension is at least an overlay tolerance of the photolithographic technology used for its fabrication and less than 10 micrometers.
- 10. A method as recited in claim 1, wherein said method further comprises the steps of:
- g) providing a layout of an n-well having an n-well junction edge, wherein said n-well comprises said active semiconductor area of said step (a); and
- h) deriving a layout of an n-well isolation ring from said layout of said n-well junction edge.
- 11. A method as recited in claim 10, wherein said n-well isolation ring extends inward and outward from said layout of said n-well junction edge.
- 12. A method as recited in claim 11, wherein said n-well isolation ring has an n-well isolation inside edge and an n-well isolation outside edge, in said deriving step (h) deriving said layout of said n-well isolation inside edge from said layout of said n-well junction edge by shifting said n-well junction edge inward at each point by a first fixed dimension, and deriving said layout of said n-well isolation outside edge from said layout of said n-well junction edge by shifting said n-well junction edge outward at each point by a second fixed dimension.
Parent Case Info
This application is a division of application Ser. No. 08/581,680 filed Dec. 22, 1995 now U.S. Pat. No. 5,734,192.
US Referenced Citations (6)
Divisions (1)
|
Number |
Date |
Country |
Parent |
581680 |
Dec 1995 |
|