This invention relates generally to integrated circuits, and more particularly to structure and formation methods of interconnect structures having air-gaps.
As the semiconductor industry introduces new generations of integrated circuits (ICs) having higher performance and greater functionality, the density of the elements that form those ICs is increased, while the dimensions, sizes and spacing between components or elements are reduced. In the past, such reductions were limited only by the ability to define the structures photo-lithographically, device geometries having smaller dimensions created new limiting factors. For example, for any two adjacent conductive features, as the distance between the conductive features decreases, the resulting capacitance (a function of the dielectric constant (k value) of the insulating material divided by the distance between the conductive features) increases. This increased capacitance results in increased capacitive coupling between the conductors, increased power consumption, and an increase in the resistive-capacitive (RC) time constant. Therefore, the continual improvement in semiconductor IC performance and functionality is dependent upon developing materials with low k values.
Since the substance with the lowest dielectric constant is air (k=1.0), low-k dielectric materials typically comprise porous materials. Furthermore, air-gaps are formed to further reduce effective k value of interconnect structures.
Although the formation of air-gaps 10 reduces the parasitic capacitance of the interconnect structure, the conventional process suffers drawbacks. Due to the formation of air-gaps 10, no dielectric layer is formed against sidewalls of copper lines 4. Without the back pressure provided by the dielectric layer, electro-migration (EM) is increased, and time dependent dielectric breakdown (TDDB) performance of the interconnect structure is adversely affected. A further problem is that in subsequent processes for forming overlying vias on the copper lines 4, if misalignment occurs, the vias may land on air-gaps 10, resulting in copper being plated into air-gaps 10. This causes copper to be in direct contact with low-k inter-metal dielectric layer 6, hence the diffusion of copper into low-k inter-metal dielectric layer 6.
The conventional processes illustrated in
Accordingly, what is needed in the art is an interconnect structure that may incorporate air-gaps thereof to take advantage of the benefits associated with reduced parasitic capacitances while at the same time overcoming the deficiencies of the prior art.
In accordance with one aspect of the present invention, an integrated circuit structure includes a conductive line; a sidewall spacer on a sidewall of the conductive line, wherein the sidewall spacer comprises a dielectric material; an air-gap horizontally adjoining the sidewall spacer; and a dielectric layer on the air-gap.
In accordance with another aspect of the present invention, an integrated circuit structure includes a semiconductor substrate; a first conductive line; a first sidewall spacer on a sidewall of the first conductive line; a second conductive line horizontally spaced apart from the first conductive line; a second sidewall spacer on a sidewall of the second conductive line; an air-gap horizontally adjoining the first and the second sidewall spacers; and a permeable dielectric layer on and adjoining the air-gap.
In accordance with yet another aspect of the present invention, an integrated circuit structure includes a conductive line; a sidewall spacer on a sidewall of the conductive line; an air-gap horizontally adjoining the sidewall spacer; a permeable mask directly on the air-gap, wherein the sidewall spacer extends on a sidewall of the permeable mask; an etch stop layer on the conductive line and the permeable mask; and an inter-metal dielectric over the conductive line and the permeable mask.
The advantageous features of the present invention include reduced electro-migration and improved time dependent dielectric breakdown.
For a more complete understanding of the present invention, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
The making and using of the presently preferred embodiments are discussed in detail below. It should be appreciated, however, that the present invention provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the invention, and do not limit the scope of the invention.
Interconnect structures with air-gaps and sidewall spacers are provided. The intermediate stages of manufacturing preferred embodiments of the present invention are illustrated. Throughout the various views and illustrative embodiments of the present invention, like reference numbers are used to designate like elements. In the following discussed embodiments, single damascene processes are discussed. One skilled in the art will realize that the teaching is readily available for dual damascene processes.
In an exemplary embodiment, base layer 20 has a low dielectric constant (k value), preferably lower than about 3.0. Base layer 20 may include commonly used low-k dielectric materials such as carbon-containing dielectric materials, and may further include nitrogen, hydrogen, oxygen, and combinations thereof. In an embodiment, sacrificial layer 22 includes a polymer that may decompose and vaporize at an elevated temperature, for example, between 250° C. and 450° C. When sacrificial layer 22 decomposes, the polymer breaks down into smaller gas molecules that can diffuse through permeable hard mask layer 24. Exemplary materials of sacrificial layer 22 include polypropylene glycol (PPG), polybutadine (PB), polyethylene glycol (PEG), polycaprolactone diol (PCL), fluorinated amorphous carbon (a-FiC), silicon gel and organic silaxone. Sacrificial layer 22 is preferably formed by a spin-on process or a chemical vapor deposition (CVD) process. In other embodiments, sacrificial layer 22 can be removed by a wet or dry etching process, wherein the generated liquid or gases may also penetrate permeable hard mask layer 24, and be removed. In an exemplary embodiment, the etchable sacrificial layer 22 includes silicon oxide.
Permeable hard mask layer 24 allows the materials generated by the thermal-decomposition or etching process to penetrate through. Exemplary materials of hard mask layer 24 include Black Diamond™ (Applied Materials), SiLK™ (Dow Chemical Company), silicon oxycarbide, and combinations thereof. In an exemplary embodiment wherein permeable hard mask layer 24 comprises silicon oxycarbide, it may be formed using high-density plasma chemical vapor deposition (HDPCVD) process, and the process gases preferably include a Si-containing gas (for example, SiH4), Ar and O2. Permeable hard mask layer 24 preferably has a thickness of less than about 2000 Å, and more preferably between about 500 Å and about 1500 Å.
Spacer layer 28 is then deposited, as is shown in
The material of metal lines 34 preferably includes copper or a copper alloy, although it may include other conductive materials, such as silver, gold, tungsten, aluminum, and the like. As is known in the art, the steps for forming diffusion barrier layers 32 and metal lines 34 may include blanket forming a barrier layer, depositing a thin seed layer of copper or copper alloy, and filling trenches 26 with a conductive material, such as copper or copper alloys, preferably by plating, thus metal lines 34 may be referred to as copper lines 34. A chemical mechanical polish (CMP) is then performed to remove the excess diffusion barrier layer and conductive material on permeable hard mask layer 24, leaving diffusion barrier layers 32 and copper lines 34 only in trenches 26. Alternatively, diffusion barrier layers 32 are not formed, and spacers 30 act as diffusion barrier layers.
As shown in
Referring to
Referring to
The embodiments of the present invention have several advantageous features. By forming air-gaps, the equivalent k values of dielectric materials in the interconnect structure are reduced, sometimes to as low as about 2.0. Spacers 30 provide back pressure to metal lines 34 and diffusion barrier layers 32, and thus electro-migration and time dependent dielectric breakdown (TBBD) performance of the interconnect structure is improved. A further advantageous feature is that in the case the overlying via is misaligned, it is likely that the vias will land on spacers 30 instead of air-gaps 36. The performance and reliability of the interconnect structure is thus improved.
Although the present invention and its advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the invention as defined by the appended claims. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, and composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure of the present invention, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present invention. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.