This relates generally to isolation structures used in semiconductor devices.
Isolation structures are widely used in semiconductor devices. One general application is to isolate active areas from each other. In other cases, individual devices, rows of devices, or arrays of devices may need to be electrically isolated from other structures.
Conventionally, isolation structures may be formed by growing an oxide. For example, in field isolation regions, an oxide is grown to isolate substrate regions from one another.
In memory devices in particular, trench isolations are widely used. The trench isolation fabrication may begin by forming a trench and then depositing oxide, such as high density plasma (HDP) oxide, within the trench, in a step called trench filling. Both shallow trench isolations and deep trench isolations are known.
One problem with trench isolation structures is that voids may form in the filling process. The greater the aspect ratio of the trench, the more likely it is that voids may form. Voids may result in improper filling, and ineffective isolation.
In accordance with some embodiments, high aspect ratio apertures may be filled with boron as a trench filler material. Boron may be advantageous because amorphous boron is more resistive than oxides and, therefore, is a better insulator. In addition, boron may, in some embodiments, be less prone to forming voids. Finally, in some embodiments, boron may be effective in filling high aspect ratio trenches relative to oxide filling of such trenches.
As used herein, a substrate includes any semiconductor-based structure that has a semiconductor surface. A substrate includes silicon, silicon on insulator, silicon on sapphire, doped and undoped semiconductors, epitaxial layers of silicon supported by a base semiconductor foundation, combinations of semiconductors and dielectric, conducting, or metallic layers and any other semiconductor structures. The semiconductor substrate need not be silicon based, but could also be silicon germanium, germanium, or gallium arsenide, to mention additional examples.
As used herein, an aperture includes a via, an opening, a contact, a trench, or a hole. As used herein, a high aspect ratio aperture is an aperture having a ratio of depth to width greater than ten.
The apertures filled, in accordance with some embodiments of the present invention, may be used for shallow trench isolations, deep trench isolations, field isolations, or any isolation application where one area of a semiconductor substrate is isolated electrically from another area using a filled aperture. Generally, the isolations tend to reduce leakage currents between different areas of the substrate.
In accordance with some embodiments, the aperture is filled using an atomic layer deposition technique. However, the present invention is also applicable to forming boron filled aperture isolation structures, such as trench isolations, using other deposition techniques, including chemical vapor deposition.
Referring to
Referring to
As shown in
The deposited amorphous boron layer is highly conformal and highly resistive and, therefore, is advantageous as a high aspect ratio aperture fill material.
Next, as shown in
In some embodiments, the deposited boron is amorphous, which adds to its resistivity. The boron layer may be a continuous layer in some embodiments. In some cases, it is possible that there is intermixing between the deposited boron and the surrounding substrate. Good adhesion can be achieved to silicon nitride in some embodiments.
The boron filled aperture isolation may be used, for example, to isolate regions within the memory array in a flash memory. It may also be used, as another example, to electrically separate the periphery from the memory array.
In some embodiments, larger or smaller void free trench isolation structures may be formed where the aperture or trench is a high aspect ratio trench or aperture. Embodiments of the present invention are applicable to filling apertures of a variety of depths, sizes and shapes.
References throughout this specification to “one embodiment” or “an embodiment” mean that a particular feature, structure, or characteristic described in connection with the embodiment is included in at least one implementation encompassed within the present invention. Thus, appearances of the phrase “one embodiment” or “in an embodiment” are not necessarily referring to the same embodiment. Furthermore, the particular features, structures, or characteristics may be instituted in other suitable forms other than the particular embodiment illustrated and all such forms may be encompassed within the claims of the present application.
While the present invention has been described with respect to a limited number of embodiments, those skilled in the art will appreciate numerous modifications and variations therefrom. It is intended that the appended claims cover all such modifications and variations as fall within the true spirit and scope of this present invention.
Number | Name | Date | Kind |
---|---|---|---|
4185318 | Engeler et al. | Jan 1980 | A |
4884123 | Dixit | Nov 1989 | A |
5036373 | Yamazaki | Jul 1991 | A |
5139970 | Yamazaki | Aug 1992 | A |
5296392 | Grula et al. | Mar 1994 | A |
5854120 | Urano et al. | Dec 1998 | A |
6010948 | Yu et al. | Jan 2000 | A |
6030881 | Papasouliotis et al. | Feb 2000 | A |
6348706 | Sandhu | Feb 2002 | B1 |
6740601 | Tan et al. | May 2004 | B2 |
6867444 | Hughes | Mar 2005 | B1 |
6890833 | Belyansky | May 2005 | B2 |
7052997 | Sandhu | May 2006 | B2 |
7097886 | Moghadam et al. | Aug 2006 | B2 |
7144803 | Engbrecht et al. | Dec 2006 | B2 |
7154136 | Cole et al. | Dec 2006 | B2 |
7271092 | Agarwal | Sep 2007 | B2 |
7399679 | Sheu et al. | Jul 2008 | B2 |
7400004 | Cole et al. | Jul 2008 | B2 |
7534691 | Cole et al. | May 2009 | B2 |
7691722 | Zhou | Apr 2010 | B2 |
7741192 | Shimoyama et al. | Jun 2010 | B2 |
8071455 | Cole et al. | Dec 2011 | B2 |
8119496 | Shimoyama et al. | Feb 2012 | B2 |
8193094 | Wang | Jun 2012 | B2 |
8337950 | Nguyen et al. | Dec 2012 | B2 |
20030113999 | Jang et al. | Jun 2003 | A1 |
20040115898 | Moghadam et al. | Jun 2004 | A1 |
20040262669 | Shum et al. | Dec 2004 | A1 |
20060089002 | Sandhu | Apr 2006 | A1 |
20070128866 | Lee et al. | Jun 2007 | A1 |
20070212850 | Ingle et al. | Sep 2007 | A1 |
20090085123 | Sato | Apr 2009 | A1 |
20090203197 | Hanawa et al. | Aug 2009 | A1 |
20090243021 | Cole et al. | Oct 2009 | A1 |
20100093164 | Nakazawa et al. | Apr 2010 | A1 |
20100213380 | Kub et al. | Aug 2010 | A1 |
20100264455 | Nakazawa et al. | Oct 2010 | A1 |
20110095193 | Orava et al. | Apr 2011 | A1 |
20110159673 | Hanawa et al. | Jun 2011 | A1 |
20110207267 | Nakazawa et al. | Aug 2011 | A1 |
20110207329 | Shih et al. | Aug 2011 | A1 |
20110312180 | Wang | Dec 2011 | A1 |
20120121864 | Lazzari et al. | May 2012 | A1 |
20120256289 | Borsari et al. | Oct 2012 | A1 |
Number | Date | Country |
---|---|---|
2000164523 | Jun 2000 | JP |
Entry |
---|
Shirai et al. Characterization of hydrogenated amorphous boron films prepared by electron cyclotron resonance plasma chemical vapor deposition method. May 15, 1990. J. Appl. Phys. vol. 67, No. 10, pp. 6286-6291. |
Shultis et al. Efficiencies of Coated and Perforated Semiconductor Neutron Detectors. IEEE Transactions on Nuclear Science. Jun. 2006. vol. 53. No. 3. pp. 1659-1665. |
Huang et al. Boron filling of high aspect ratio holes by chemical vapor deposition for solid-state neutron detector applications. Sep./Oct. 2012. J. Vac. Sci. Technolo. B vol. 30. No. 5. pp. 051204-1-051204-6. |
Nicholas LiCausi et al. A novel solid state self-powered neutron detector. Proc. SPIE 7079, Hard X-Ray, Gamma-Ray, and Neutron Detector Physics X, 707908 (Sep. 4, 2008). doi:10.1117/12.797036. |
Lamborn at al., Modeling studies of the chemical vapor deposition of boron films from B2H6, Journal of Crystal Growth, vol. 299, Nov. 2006, pp. 358-364. |
Sarubbi et al., “Uniformity of Chemical Vapor Deposited Boron-Silicide Layers on Silicon”, Laboratory of Electronic Components, Technology and Materials (ECTM), Delft Institute of Microelectronics and Submicron Technology (DIMES), Delft University of Technology, 2628 CT Delft, The Netherlands (email: sarubbi@dimes.tudelft.nl), Oct. 1, 2006. |
Lazzari, Carla M., et al., “Forming Heaters for Phase Change Memories”, U.S. Appl. No. 12/944,134, filed Nov. 10, 2010. |
Rozenblat, Avraham, et al., “Barrier Layer for Integrated Circuit Contacts”, U.S. Appl. No. 13/083,868, filed Apr. 11, 2011. |
Number | Date | Country | |
---|---|---|---|
20120256289 A1 | Oct 2012 | US |