Claims
- 1. A television receiver comprising:
means for receiving a plurality of channels of television signals in a radio frequency telecast band; a first mixer to which the television signals are applied; a first local oscillator (LO) coupled to the first mixer, the first LO having a variable frequency that lies above the telecast band; means for adjusting the first LO to select one of the channels and shift the selected channel to a frequency above the telecast band; a second mixer to which the selected channel is applied after the first mixer; a second LO coupled to the second mixer, the second LO having a fixed frequency that lies above the telecast band and shifts the selected channel to a frequency that lies within the telecast band; and means for demodulating the selected channel.
- 2. The television receiver of claim 1, additionally comprising:
a third mixer to which the selected channel is applied after the second mixer; a radio frequency signal source coupled to the third mixer, the radio frequency signal source having a fixed frequency that lies within the telecast band and shifts the selected channel to a frequency that lies below the telecast band; and the demodulating means demodulates the output of the third mixer.
- 3. The television receiver of claim 2, in which the radio frequency signal source comprises means for dividing the output of the second LO.
- 4. The television receiver of claim 1, additionally comprising:
a first bandpass filter between the first and second mixers; and means for tuning the first bandpass filter to a frequency related to the second LO.
- 5. The television receiver of claim 4, additionally comprising:
a second bandpass filter between the second and third mixers; and means for tuning the second bandpass filter to a frequency related to the radio frequency signal source.
- 6. The television receiver of claim 1, in which the second LO comprises a voltage controlled oscillator, the receiver additionally comprising a stable crystal oscillator and a phase detector connected in a phase locked loop with the voltage controlled oscillator so its output frequency is regulated by the crystal oscillator.
- 7. The television receiver of claim 6, in which the first LO comprises a voltage controlled oscillator, the receiver additionally comprising a programmable frequency divider, a stable crystal oscillator, and a phase detector connected in a phase locked loop with the voltage controlled oscillator so its output frequency is regulated by the crystal oscillator and the adjusting means comprises means for controlling the programmable frequency divider to select the one channel.
- 8. A signal processing circuit comprising:
a first circuit for performing an intended function; and a second circuit coupled to the first circuit for aiding the first circuit to perform the intended function without interfering with the input and output connections of the first circuit.
- 9. The signal processing circuit of claim 8, in which the second circuit is activated before the first circuit is performing its intended function and deactivated while the first circuit is performing its intended function such that aid to the first circuit is provided initially.
- 10. The signal processing circuit of claim 8, in which the second circuit is activated while the first circuit is performing the intended function such that the first circuit is aided continuously by the second circuit.
- 11. The signal processing circuit of claim 8, in which the second circuit is activated before the first circuit is performing its intended function and deactivated while the first circuit is performing its intended function such that aid to the first circuit is provided initially.
- 12. The signal processing circuit of claim 8, in which the second circuit is activated while the first circuit is performing the intended function such that the first circuit is aided continuously by the second circuit.
- 13. An integrated receiver comprising:
a substrate providing a physical medium upon which a receiver circuit is disposed; a mixer having its circuit elements disposed upon the substrate for converting a received signal to a first IF; a first filter bank having its circuit elements disposed upon the substrate for removing an image distortion from the first IF and removing unwanted channels; a first I/Q mixer disposed upon the substrate for converting the first IF to a second IF and rejecting a first IF image distortion; a second filter bank having its circuit elements disposed upon the substrate for removing an image distortion and unwanted channels from the second IF; and a second I/Q mixer disposed upon the substrate for converting the second IF to a third IF and rejecting a second IF image distortion; whereby frequency conversion, channel selectivity and all image rejection are performed on the integrated circuit.
- 14. The integrated receiver of claim 13 wherein the substrate is silicon.
- 15. The integrated receiver of claim 13 wherein the substrate comprises devices fabricated according to standard CMOS processing.
- 16. The integrated receiver of claim 13 further comprising interconnection by differential signal transmission lines.
- 17. The integrated receiver of claim 13 wherein the mixer, first filter, first I/Q mixer, second filter, second IQ mixer are configured for differential signal processing.
- 18. The integrated receiver of claim 13 in which the first I/Q mixer provides a minimum rejection of 35 db at 650 MHz.
- 19. The integrated receiver of claim 13 in which the second I/Q mixer provides a minimum rejection of 35 db at 187 MHz.
- 20. The integrated receiver of claim 13 additionally comprising:
a first LO generator disposed on the integrated receiver substrate; a second LO generator disposed on the integrated receiver substrate; a third LO generator disposed on the integrated receiver substrate; and a reference signal generator coupled to the first, second and third LO generators.
- 21. The integrated receiver of claim 13 in which:
the first LO generator produces first LO signals comprises frequencies tunable from 1,250 MHz to 2,060 MHz; the second LO generator produces a frequency of 925 MHz; and the third LO generator produces a frequency of 231 MHz.
- 22. The integrated receiver of claim 13 in which the reference signal generator comprises a differential crystal oscillator.
- 23. The integrated receiver of claim 13 in which the reference signal generator produces a 10 MHz signal.
- 24. The integrated receiver of claim 13 wherein the first LO generator comprises a wide band PLL coupled to a reference signal generator.
- 25. The integrated receiver of claim 13 wherein the second LO generator comprises:
a reference signal generator; a narrow band PLL coupled to the reference signal; and a poly phase circuit coupled to the narrow band PLL producing image and quadrature second LO signals from the narrow band PLL signal.
- 26. The integrated receiver of claim 13 wherein the third LO generator comprises:
a reference signal generator; a narrow band PLL coupled to the reference signal; a poly phase circuit coupled to the narrow band PLL; and a frequency division circuit coupled to the poly phase circuit producing image and quadrature third LO signals from the narrow band PLL signal.
- 27. The integrated receiver of claim 13 in which the narrow band PLL comprises a differential loop filter.
- 28. The integrated receiver of claim 13 in which the first, second, and third LO generators have differential terminals.
- 29. The integrated receiver of claim 13 in which the first filter passes a 1,200 MHz first IF, and provides a minimum rejection of 35 dB at 650 MHz.
- 30. The integrated receiver of claim 13 in which the second filter bank passes a 275 MHz second IF and provides a minimum rejection of 35 dB at 187 MHz.
- 31. The integrated receiver of claim 13 wherein the first, and second filter banks comprise multiple cascaded filters to improve rejection.
- 32. The integrated receiver of claim 13 wherein the first, and second filter banks comprise gain.
- 33. The integrated receiver of claim 13 wherein the filter bank further comprises signal amplification devices.
- 34. The integrated receiver of claim 13 wherein the filter bank comprises:
a multi-track spiral inductor; and a switched capacitor.
- 35. The integrated receiver of claim 13 wherein the filter bank's capacitive elements comprise discrete capacitors electronically switched to add or remove them from the filter bank.
- 36. The integrated receiver of claim 13 wherein the filter bank comprises:
a multi-track spiral inductor filter element; and a compensation circuit that compensates for variations in multitrack spiral inductor Q over temperature.
- 37. The integrated receiver of claim 36 wherein the compensation circuit comprises:
a first field effect transistor in series with the multi track spiral inductor filter element; a dummy multi-track inductor; a constant current and voltage circuit; and a second field effect transistor in series with the dummy multi track inductor acting as a control element to maintain a constant voltage and current in the dummy multi track inductor; whereby the Q of the multi track spiral inductor filter element is maintained at a constant value by the first field effect transistor having its gate coupled to the gate of the second field effect transistor and the constant current and voltage circuit.
- 38. The integrated receiver of claim 13 further comprising electronic tuning circuitry for tuning the first and second filter banks.
- 39. The integrated receiver of claim 13 further comprising a filter tuning circuit for tuning a first filter bank.
- 40. The integrated receiver of claim 13 further comprising a filter tuning circuit for tuning a second filter bank.
- 41. The integrated receiver of claim 38 wherein the filter tuning circuit comprises:
a signal source having a frequency; a tunable dummy filter having a designed center frequency set to the frequency of the signal input; a phase detector having its inputs coupled to the dummy filter inputs and outputs for comparing the phase of the dummy filter's input to the phase of the dummy filter's output; a low pass filter coupled to the output of the phase detector; a comparator coupled to the output of the low pass filter; and a counter coupled to the tunable dummy filter and the third filter bank; whereby the tunable dummy filter is stimulated with the signal input and tuned to the designed center frequency by examining the phase difference between its input and output, indicated by a low pass filtered DC level that enables a counter, through a comparator, such that the dummy filter and the third filter are tuned simultaneously.
- 42. The integrated receiver of claim 41 in which the signal source comprises a local oscillator signal.
- 43. The integrated receiver of claim 41 in which the signal source comprises a reference signal.
- 44. The integrated receiver of claim 13 additionally comprising:
a first filter bank tuning circuit disposed upon the substrate; a seventh buffer amplifier disposed upon the substrate having an input and an output with its input coupled to a fourth output of the poly phase and its input coupled to the first filter bank tuning circuit and its output coupled to the first filter bank to tune the first filter bank; and a second filter bank tuning circuit disposed upon the substrate having an input and an output with its input coupled to a third output of the direct synthesis circuit and its output coupled to the second filter bank to tune the second filter bank.
- 45. The integrated receiver of claim 13 wherein the electronic tuning circuitry for tuning the filter comprises:
a first dummy filter capable of being tuned to its center frequency of the second LO, with the tuning of the dummy filter scalable to provide a tuning value that results in the first filter being tuned without applying a signal stimulus to it; and a second dummy filter capable of being tuned to its center frequency of the third LO, with the tuning of the dummy filter scalable to provide a tuning value that results in the second filter being tuned without applying a signal stimulus to it.
- 46. The integrated receiver of claim 13 additionally comprising:
a first filter bank tuning circuit disposed upon the substrate; a seventh buffer amplifier disposed upon the substrate having an input and an output with its input coupled to a fourth output of the poly phase and its input coupled to the first filter bank tuning circuit and its output coupled to the first filter bank to tune the first filter bank; and a second filter bank tuning circuit disposed upon the substrate having an input and an output with its input coupled to a third output of the direct synthesis circuit and its output coupled to the second filter bank to tune the second filter bank.
- 47. The integrated receiver of claim 46 wherein the electronic tuning circuitry for tuning the first filter comprises:
a first dummy filter capable of being tuned to its center frequency of the second LO, with the tuning of the dummy filter scalable to provide a tuning value that results in the first filter being tuned without applying a signal stimulus to it; and a second dummy filter capable of being tuned to its center frequency of the third LO, with the tuning of the dummy filter scalable to provide a tuning value that results in the second filter being tuned without applying a signal stimulus to it.
- 48. The integrated receiver of claim 13 further comprising a third filter bank having its circuit elements disposed upon the substrate for removing an image distortion from the third IF.
- 49. The integrated receiver of claim 48 wherein the third filter bank comprises filters with inputs and outputs configured for differential signal transmission.
- 50. The integrated receiver of claim 48 in which the third filter bank passes a 44 MHz third IF.
- 51. The integrated receiver of claim 48 in which the third filter bank passes a 36 MHz third IF.
- 52. The integrated receiver of claim 48 wherein the third filter bank is a tunable LC filter.
- 53. The integrated receiver of claim 48 wherein the third filter bank comprises capacitive elements electronically switched to add or remove them from the circuit.
- 54. The integrated receiver of claim 48 wherein the third filter bank comprises cascaded filters to improve rejection.
- 55. The integrated receiver of claim 48 wherein the third filter bank comprises gain.
- 56. The integrated receiver of claim 48 additionally comprising a third filter tuning circuit disposed on the substrate.
- 57. The integrated receiver of claim 56 wherein the third filter tuning circuit comprises:
a signal source having a frequency; a tunable dummy filter having a designed center frequency set to the frequency of the signal input; a phase detector having its inputs coupled to the dummy filter inputs and outputs for comparing the phase of the dummy filter's input to the phase of the dummy filter's output; a low pass filter coupled to the output of the phase detector; a comparator coupled to the output of the low pass filter; and a counter coupled to the tunable dummy filter and the third filter bank; whereby the tunable dummy filter is stimulated with the signal input and tuned to the designed center frequency by examining the phase difference between its input and output, indicated by a low pass filtered DC level that enables a counter, through a comparator, such that the dummy filter and the third filter are tuned simultaneously.
- 58. The integrated receiver of claim 56 in which the signal source comprises a local oscillator.
- 59. The integrated receiver of claim 56 in which the signal source comprises a reference frequency generator.
- 60. The integrated receiver of claim 56 in which the tunable dummy filter comprises switchable capacitors scaled in value relative to those in the third filter bank.
- 61. The integrated receiver of claim 48 further comprising an external third filter bank coupled to the receiver for removing an image distortion from the third IF.
- 62. The integrated receiver of claim 48 wherein the third filter bank comprises filters with inputs and outputs configured for differential signal transmission.
- 63. The integrated receiver of claim 48 in which the third filter bank passes a 44 MHz third IF.
- 64. The integrated receiver of claim 48 in which the third filter bank passes a 36 MHz third IF.
- 65. The integrated receiver of claim 48 wherein the third filter bank is a SAW filter.
- 66. The integrated receiver of claim 48 wherein the third filter bank comprises cascaded filters to improve rejection.
- 67. The integrated receiver of claim 13 additionally comprising:
a programable attenuator; and a low noise amplifier placed before the first mixer.
- 68. The integrated receiver of claim 13 additionally comprising
a programable attenuator; and a low noise amplifier placed at the third IF output.
- 69. The integrated receiver of claim 13 further comprising a differential IF gain control device coupled to the output of the second I/Q mixer and having its circuit elements disposed upon the substrate for adjusting the level of the third IF.
- 70. An integrated receiver comprising:
a substrate means for disposing a circuit upon; a mixer means for converting a received signal to a first IF, having its circuit elements disposed upon the substrate; a first filter bank means for removing an image distortion from the first IF and removing unwanted channels and having its circuit elements disposed upon the substrate; a first I/Q mixer means for converting the first IF to a second IF and rejecting a first IF image distortion, having its circuit elements disposed upon the substrate; a second filter bank means for removing an image distortion and unwanted channels from the second IF, and having its circuit elements disposed upon the substrate; and a second I/Q mixer means for converting the second IF to a third IF and rejecting a second IF image distortion, having its circuit elements disposed upon the substrate; whereby frequency conversion, channel selectivity and all image rejection are performed on the integrated circuit.
- 71. In an integrated circuit communication device, a method for rejecting at least one particular interference signal from an input frequency spectrum, the method comprising:
providing an input frequency spectrum; shifting the input frequency spectrum by a first selected amount to create a first shifted spectrum, thereby positioning a particular image response of the first spectrum beyond the bandwidth of the receiver; filtering the first shifted spectrum in an integral LC filter to attenuate the particular image of the first shifted spectrum; mixing the first shifted spectrum in an image rejection mixer to create a second shifted spectrum and to attenuate a particular image of the second shifted spectrum; filtering the second shifted spectrum to further attenuate the particular image portion of the second shifted spectrum; mixing the second shifted spectrum in an image rejection mixer to create a third shifted spectrum and to attenuate the particular image of the third shifted spectrum; and filtering the third shifted spectrum to remove out of band distortion.
- 72. A CATV tuner comprising:
an integrated receiver producing an intermediate frequency output; a cable television signal applied to the receiver; and a demodulator circuit coupled to the receiver for converting the intermediate frequency output of the tuner to a baseband signal.
- 73. A television receiver comprising:
an integrated receiver producing an intermediate frequency output; a television signal applied to the receiver; a demodulator circuit coupled to the receiver for converting the intermediate frequency output of the tuner to a baseband signal comprising audio and video components; a speaker for converting the audio component of the baseband signal to sound; and a display device for converting the video component of the baseband signal to visual information.
- 74. A VCR comprising:
an integrated receiver producing an intermediate frequency output; a television signal applied to the receiver; a demodulator circuit coupled to the receiver for converting the intermediate frequency output of the tuner to a baseband signal comprising audio and video components; an audio processor for converting the audio component of the baseband signal to an audio signal; a video processor for converting the video component of the baseband signal to a video signal; a tape recording unit for recording the video and audio signals; a memory; and a CPU utilizing the memory to control the operation of the VCR.
- 75. A television set top box comprising:
an integrated receiver producing an intermediate frequency output; a television signal applied to the receiver comprising channels, some of which are encrypted; a demodulator circuit coupled to the receiver for converting the intermediate frequency output of the tuner to a baseband signal comprising audio and video components; and a descrambler for decoding an encrypted television signal.
- 76. A cable modem comprising:
an integrated receiver producing an intermediate frequency output; a cable television signal applied to the receiver; a transmitter for transmitting data as a cable television signal; a demodulator circuit coupled to the receiver for converting the intermediate frequency output of the tuner to a baseband signal; a micro controller; a memory for storing micro controller instructions; and a media access controller for managing transmit and receive communications as directed by the micro controller.
- 77. A signal processing circuit comprising:
a first circuit for performing an intended function; and a second circuit coupled to the first circuit for aiding the first circuit to perform the intended function without interfering with the input and output connections of the first circuit.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application claims the benefit of U.S. Provisional Patent Application Nos. 60/108,459, 60/108,209, 60/108,210 filed Nov. 12, 1998; U.S. Provisional Application No. 60/117,609 filed Jan. 28, 1999; U.S. Provisional Application Nos. 60/136,115 and 60/136,116 filed May 26, 1999; U.S. Provisional Application No. 60/136,654 filed May 27, 1999; and U.S. Provisional Application No. 60/159,726 filed Oct. 15, 1999; the contents of which are hereby incorporated by reference.
Provisional Applications (8)
|
Number |
Date |
Country |
|
60108459 |
Nov 1998 |
US |
|
60108209 |
Nov 1998 |
US |
|
60108210 |
Nov 1998 |
US |
|
60117609 |
Jan 1999 |
US |
|
60136115 |
May 1999 |
US |
|
60136116 |
May 1999 |
US |
|
60136654 |
May 1999 |
US |
|
60159726 |
Oct 1999 |
US |