Claims
- 1. A method of forming a dual damascene interconnect in a dielectric layer having a dual damascene via and wire definition, wherein the via has a floor exposing a deposition enhancing material, comprising the steps of:
a) selectively chemical vapor depositing a first conductive metal on the deposition enhancing material of the via floor to form a plug in the via; b) depositing a barrier layer over the exposed surfaces of the plug and dielectric wire definition; c) depositing a second conductive metal over the barrier layer to fill the wire definition; and d) planarizing the second conductive metal, barrier and dielectric layers to define a conductive wire.
- 2. The method of claim 1, wherein the second conductive metal is copper.
- 3. The method of claim 1, wherein the second conductive metal is selected from the group consisting of copper, aluminum and mixtures thereof.
- 4. The method of claim 1, wherein the first conductive metal is aluminum.
- 5. The method of claim 1, wherein steps (a) through (c) are performed in an integrated processing system.
- 6. The method of claim 1, wherein the step of planarizing is performed by chemical mechanical polishing.
- 7. The method of claim 1, wherein the barrier layer comprises a material selected from the group consisting of titanium, titanium nitride, tantalum, tantalum nitride, doped silicon, aluminum, and aluminum oxides.
- 8. A method of forming a dual damascene interconnect module over a deposition enhancing material, comprising the steps of:
a) forming a dielectric layer over the deposition enhancing material; b) etching the dielectric layer to form a dual damascene via and wire definition, wherein the via has a floor exposing a deposition enhancing material; c) selectively chemical vapor depositing a conductive material on the deposition enhancing material of the via floor to form a plug in the via; d) depositing a barrier layer over the exposed surfaces of the plug and wire definition; e) physical vapor depositing copper over the barrier layer to fill the wire definition; and f) planarizing the copper, barrier and dielectric layers to define a conductive wire.
- 9. The method of claim 8, wherein the deposition steps are performed in an integrated processing system.
- 10. The method of claim 8, wherein the step of planarizing is performed by chemical mechanical polishing.
- 11. The method of claim 8, wherein the barrier layer comprises a material selected from the group consisting of titanium, titanium nitride, tantalum, tantalum nitride, doped silicon, aluminum, and aluminum oxides.
- 12. The method of claim 8, wherein the conductive material is aluminum.
- 13. The method of claim 8, wherein the deposition enhancing material is provided by a barrier layer of a material selected from the group consisting of titanium, titanium nitride, tantalum, tantalum nitride, doped silicon, aluminum, and aluminum oxides.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of co-pending U.S. patent application Ser. No. 08/778,205, filed on Dec. 30, 1996, which is herein incorporated by reference.
Continuations (1)
|
Number |
Date |
Country |
| Parent |
08778205 |
Dec 1996 |
US |
| Child |
10367214 |
Feb 2003 |
US |