| U.S. patent application Ser. No. 09/834,992, Ohmi et al., filed Apr. 12, 2001. |
| Hwang, et al. Novel Polysilicon/TiN Stacked-Gate Structure for Fully-Depleted SOI/CMOS, IEDM Technical Digest 1992, pp. 345-348. |
| Ushiki, et al. Reliable Tantalum Gate Fully-Depleted-SOI MOSFET's with 0.15μm Gate Length by Low-Temperature Processing below 500° C., IEDM Technical Digest 1996, pp. 117-120. |
| Shimada, et al. Low Resistivity PVD TaNx/Ta/TaNx Stacked Metal Gate CMOS Technology Using Self-Grown bcc-Phased Tantalum on TaNx Buffer Layer. |