Claims
- 1. A substrate carrying a gate structure, comprising:
- a layer of gate oxide;
- a layer of doped polysilicon positioned on top of said layer of gate oxide;
- a layer of titanium silicide shallowly implanted in said layer of doped polysilicon only in the area forming the gate structure such that the height of the layer of doped polysilicon is not increased; and
- a layer of tungsten silicide positioned on top of said layer of titanium silicide.
- 2. A combination, comprising:
- a substrate;
- a layer of gate oxide carried by said substrate;
- a layer of doped polysilicon positioned on top of said layer of gate oxide;
- a layer of titanium silicide shallowly implanted in said layer of doped polysilicon only in the area forming the gate structure such that the height of the layer of doped polysilicon is not increased; and
- a layer of tungsten silicide positioned on top of said layer of titanium silicide.
- 3. A system, comprising:
- a microprocessor;
- a memory device in communication with said microprocessor, at least one of said microprocessor and said memory device having a transistor having a gate structure including a layer of gate oxide, a layer of doped polysilicon positioned on top of said layer of gate oxide, a layer of titanium silicide shallowly implanted in said layer of doped polysilicon only in the area forming the gate structure such that the height of the layer of doped polysilicon is not increased, and a layer of tungsten silicide positioned on top of said layer of titanium silicide.
- 4. A substrate carrying a layer of polysilicon and a gate structure, comprising:
- a layer of titanium silicide shallowly implanted in the layer of polysilicon only in the area forming the gate structure such that the height of the layer of doped polysilicon is not increased; and
- a layer of silicide positioned on top of said layer of titanium silicide.
- 5. A semiconductor device, comprising:
- a substrate assembly; and
- at least one gate structure located on said substrate assembly, said gate structure having a layer of polysilicon, said gate structure comprising:
- a layer of titanium silicide shallowly implanted in the layer of polysilicon only in the area forming the gate structure such that the height of the layer of doped polysilicon is not increased; and
- a layer of silicide positioned on top of said layer of titanium silicide.
- 6. A system, comprising:
- a microprocessor; and
- a memory device in communication with said microprocessor, at least one of said microprocessor and said memory device having a semiconductor device having a gate structure, the gate structure having a layer of polysilicon, the gate structure comprising:
- a layer of titanium silicide shallowly implanted in the layer of polysilicon only in the area forming the gate structure such that the height of the layer of doped polysilicon is not increased; and
- a layer of tungsten silicide positioned on top of said layer of titanium silicide.
- 7. The substrate of claim 1 wherein said layer of titanium silicide is on the order of 100-500 angstroms thick.
- 8. The substrate of claim 1 wherein said layer of titanium silicide is of sufficient thickness to act as a barrier to the migration of fluorine.
- 9. The combination of claim 2 wherein said layer of titanium silicide is on the order of 100-500 angstroms thick.
- 10. The combination of claim 2 wherein said layer of titanium silicide is of sufficient thickness to act as a barrier to the migration of fluorine.
- 11. The substrate of claim 4 wherein said layer of titanium silicide is on the order of 100-500 angstroms thick.
- 12. The substrate of claim 4 wherein said layer of titanium silicide is of sufficient thickness to act as a barrier to the migration of fluorine.
- 13. The substrate of claim 4 wherein said layer of silicide positioned on top of said layer of titanium silicide includes a layer of tungsten silicide.
- 14. The semiconductor device of claim 5 wherein said layer of titanium silicide is on the order of 100-500 angstroms thick.
- 15. The semiconductor device of claim 5 wherein said layer of titanium silicide is of sufficient thickness to act as a barrier to the migration of fluorine.
- 16. The semiconductor device of claim 5 wherein said layer of silicide positioned on top of said layer of titanium silicide includes a layer of tungsten silicide.
- 17. A substrate carrying a gate structure having a barrier layer for preventing the migration of fluorine, comprising:
- a layer of gate oxide;
- a layer of polysilicon positioned on top of said layer of gate oxide;
- a thin layer of titanium silicide formed in, and at the top of, said layer of polysilicon only in the area forming the gate structure such that the height of the layer of doped polysilicon is not increased; and
- a layer of tungsten silicide positioned on top of said layer of titanium silicide.
- 18. The substrate of claim 17 wherein said layer of titanium silicide is on the order of 100-500 angstroms thick.
- 19. A substrate carrying a gate structure having a layer of polysilicon and a barrier layer to prevent the migration of fluorine, comprising:
- a thin layer of titanium silicide formed at the top of, and in, the layer of polysilicon only in the area forming the gate structure such that the height of the layer of doped polysilicon is not increased; and
- a layer of silicide positioned on top of said layer of titanium silicide.
- 20. The substrate of claim 19 wherein said thin layer of titanium silicide is on the order of 100-500 angstroms thick.
- 21. The substrate of claim 19 wherein said layer of silicide positioned on top of said layer of titanium silicide includes a layer of tungsten silicide.
Parent Case Info
This is a divisional of U.S. patent application Ser. No. 08/649,803 filed on May 17, 1996 now U.S. Pat. No. 5,798,296.
US Referenced Citations (9)
Foreign Referenced Citations (1)
Number |
Date |
Country |
63-197359 |
Aug 1988 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Adler, E., M. Ishaq; "Process for Fabricating Field-Effect Transistors with Polysilicon Gates containing Metal Silicide"; IBm Technical Disclosure Bulletin; vol. 26, No. 5, Oct. 1983. |
"Underlayer for Polycide Process"; IBM Technical Disclosure Bulletin; vol. 28, No. 5, Feb. 1986. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
649803 |
May 1996 |
|