Claims
- 1. A method for forming a gate structure from a semiconductor wafer stack comprising a substrate, a dielectric layer over the substrate, a conductive layer over the dielectric layer, a deposited bottom anti-reflective coating over the conductive layer, an oxide film over the bottom anti-reflective coating, and a resist mask on the oxide film, the method comprising:
- etching through selected portions of the oxide film as defined by etch windows in the resist mask;
- etching through selected portions of the bottom anti-reflective coating as defined by the etch windows;
- etching through selected portions of the gate conductive layer as defined by the etch windows;
- removing the resist mask so as to expose a remaining portion of the oxide film;
- removing the remaining portion of the oxide film so as to reveal a remaining portion of the bottom anti-reflective coating; and
- removing the remaining portion of the bottom anti-reflective coating.
- 2. The method as recited in claim 1, wherein the bottom anti-reflective coating comprises SiO.sub.x N.sub.y.
- 3. The method as recited in claim 2, wherein the oxide film is formed by reacting the bottom anti-reflective coating with N.sub.2 O.
- 4. The method as recited in claim 2, wherein the method further comprises trimming portions of the resist mask prior to etching through the oxide film.
- 5. The method as recited in claim 2, wherein the substrate includes:
- a heavily-doped silicon layer, approximately 2 mm thick; and
- a lightly-doped epitaxial (epi) layer, approximately 4 .mu.m thick.
- 6. The method as recited in claim 2, wherein the gate dielectric layer includes an oxide layer, approximately 55 .ANG. thick.
- 7. The method as recited in claim 6, wherein the gate conductive layer includes a polycrystalline silicon layer, approximately 1,700 .ANG. thick.
- 8. The method as recited in claim 2, further comprising configuring the bottom anti-reflective coating to attenuate interference waves produced in forming the resist mask.
- 9. The method as recited in claim 8 wherein the resist mask is formed using deep-UV wave forms and the bottom anti-reflective coating attenuate interference waves having an approximate wavelength of 248 nm.
- 10. A method for forming a gate on a semiconductor substrate using a bottom anti-reflective coating, the method comprising:
- creating a wafer stack by forming a dielectric layer over the substrate, depositing a conductive layer over the dielectric layer, depositing a bottom anti-reflective coating over the conductive layer, forming an oxide film on the bottom anti-reflective coating, and forming a resist mask on the oxide film; and
- shaping the wafer stack by sequentially etching through selected portions of the oxide film, the bottom anti-reflective coating, and the gate conductive layer as defined by the etch windows; and
- removing the resist mask so as to expose a remaining portion of the oxide film, etching away the remaining portion of the oxide film so as to reveal a remaining portion of the bottom anti-reflective coating, and etching away the remaining portion of the bottom anti-reflective coating.
- 11. The method as recited in claim 10, wherein the bottom anti-reflective coating comprises SiO.sub.x N.sub.y.
- 12. The method as recited in claim 11, wherein the oxide film is formed by reacting the bottom anti-reflective coating with N.sub.2 O.
- 13. The method as recited in claim 11, wherein the method further comprises trimming portions of the resist mask prior to etching through the oxide film.
- 14. The method as recited in claim 11, wherein the substrate includes:
- a heavily-doped silicon layer, approximately 2 mm thick; and
- a lightly-doped epitaxial (epi) layer, approximately 4 .mu.m thick.
- 15. The method as recited in claim 11, wherein the gate dielectric layer includes an oxide layer, approximately 55 .ANG. thick.
- 16. The method as recited in claim 15, wherein the gate conductive layer includes a polycrystalline silicon layer, approximately 1,700 .ANG. thick.
- 17. The method as recited in claim 11, wherein the bottom anti-reflective coating is configured to attenuate interference waves produced in forming the resist mask.
- 18. The method as recited in claim 17 wherein the resist mask is formed using deep-UV wave forms and the bottom anti-reflective coating attenuate interference waves having an approximate wavelength of 248 nm.
RELATED APPLICATIONS
This application is a continuation-in-part of application Ser. No. 08/905,104 filed Aug. 1, 1997, titled Controlled Linewidth Reduction During Gate Pattern Formation Using an SiON BARC, which is hereby incorporated by reference in its entirety and for all purposes.
US Referenced Citations (12)
Foreign Referenced Citations (2)
Number |
Date |
Country |
61-099331 |
May 1986 |
JPX |
8-017922 |
Jan 1996 |
JPX |
Non-Patent Literature Citations (2)
Entry |
"Optically Matched Trilevel Resist Process For Nanostructure Fabrication"; Schattenburg et al.; J. Voc. Sci. Tech., B (1995), 13(6), pp. 3007-3011, 1995. |
"Submicron Optical Lithography Utilizing A Negative Deep UV Resist MRS"; Tomioka; Proc. SPIE--Int. Soc. Opt. Eng (1985), 539 (Adv. Resist Tech. Proc. 2); pp. 151-159. |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
905104 |
Aug 1997 |
|