Claims
- 1. A semiconductor structure comprising:
- a first gate stack having a first composition and a planar upper surface a distance `X` above a planar upper surface of a substrate, said first composition comprising a first layer and a second layer, said first layer comprising a first material and said second layer comprising a second material, said planar upper surface of said first composition comprising an upper surface of said second material; and
- a second gate stack having a second composition, said second composition including an upper layer and a lower layer, said lower layer comprising said first material and said upper layer comprising a third material, said third material being different than said second material, and said second gate stack having a plannar upper surface also at a distance `X` above the upper surface of said substrate.
- 2. The semiconductor structure of claim 1, wherein said third material of said upper layer of said second gate stack comprises an electrically insulative material.
- 3. The semiconductor structure of claim 2, further comprising electrically conducting material substantially surrounding a portion of each of said first gate stack and said second gate stack, said electrically conducting material being in electrical contact with said first layer of said first gate stack and being electrically insulated from said lower layer of second gate stack by said upper layer, wherein said first material comprises a conductive material.
- 4. The semiconductor structure of claim 1, wherein said second layer of said first gate stack comprises an upper conductive layer.
- 5. The semiconductor structure of claim 1, wherein said first gate stack and said second gate stack comprise adjacent gate stacks and wherein said semiconductor structure further comprises a diffusion layer in said substrate between said first gate stack and said second gate stack.
- 6. The semiconductor structure of claim 5, wherein said second layer of said first composition of said first gate stack comprises a silicide having a thickness `A`, and wherein the semiconductor structure further comprises a layer of silicide disposed between said first gate stack and said second gate stack over said diffusion layer in said substrate, said silicide layer between said first gate stack and said second gate stack having a thickness `B`, wherein `A`.noteq.`B`.
- 7. The semiconductor structure of claim 1, further comprising a first oxide spacer extending along a sidewall of said first gate stack and a second oxide spacer extending along a sidewall of said second gate stack, said first oxide spacer and said second oxide spacer being of equal thickness.
- 8. The semiconductor structure of claim 1, wherein said upper and lower layers of said second gate stack are self-aligned.
- 9. The semiconductor structure of claim 8, wherein said first and second layers of said first gate stack are self-aligned.
Parent Case Info
This application is a continuation of application Ser. No. 08/410,433, filed Mar. 23, 1995, now abandoned, which is a divisional application of Ser. No. 08/245,997 filed May 19, 1994, U.S. Pat. No. 5,496,771, issued Mar. 5, 1996.
US Referenced Citations (5)
Divisions (1)
|
Number |
Date |
Country |
| Parent |
245997 |
May 1994 |
|
Continuations (1)
|
Number |
Date |
Country |
| Parent |
410433 |
Mar 1995 |
|